首页>MBM29F800BA-55>规格书详情

MBM29F800BA-55中文资料FLASH MEMORY CMOS 8M (1M × 8/512K × 16) BIT数据手册Fujitsu规格书

PDF无图
厂商型号

MBM29F800BA-55

功能描述

FLASH MEMORY CMOS 8M (1M × 8/512K × 16) BIT

制造商

Fujitsu Fujitsu Component Limited.

中文名称

富士通 富士通株式会社

数据手册

下载地址下载地址二

更新时间

2025-9-25 14:09:00

人工找货

MBM29F800BA-55价格和库存,欢迎联系客服免费人工找货

MBM29F800BA-55规格书详情

描述 Description

■ GENERAL DESCRIPTION
The MBM29F800TA/BA is a 8M-bit, 5.0 V-only Flash memory organized as 1M bytes of 8 bits each or 512K words of 16 bits each. The MBM29F800TA/BA is offered in a 48-pin TSOP(I) and 44-pin SOP packages. This device is designed to be programmed in-system with the standard system 5.0 V VCC supply. 12.0 V VPP is not required for write or erase operations. The devices can also be reprogrammed in standard EPROM programmers. The standard MBM29LV800TA/BA offers access times 55 ns and 90 ns, allowing operation of high-speed microprocessors without wait states. To eliminate bus contention the device has separate chip enable (CE), write enable (WE), and output enable (OE) controls.
The MBM29F800TA/BA is pin and command set compatible with JEDEC standard E2PROMs. Commands are written to the command register using standard microprocessor write timings. Register contents serve as input to an internal state-machine which controls the erase and programming circuitry. Write cycles also internally latch addresses and data needed for the programming and erase operations. Reading data out of the devices is similar to reading from12.0 V Flash or EPROM devices.■ FEATURES
• Single 5.0 V read, write, and erase
   Minimizes system level power requirements
• Compatible with JEDEC-standard commands
   Uses same software commands as E2PROMs
• Compatible with JEDEC-standard world-wide pinouts
   48-pin TSOP(I) (Package suffix: PFTN – Normal Bend Type, PFTR – Reversed Bend Type)
   44-pin SOP (Package suffix: PF)
• Minimum 100,000 write/erase cycles
• High performance
   55 ns maximum access time
• Sector erase architecture
   One 16K byte, two 8K bytes, one 32K byte, and fifteen 64K bytes.
   Any combination of sectors can be concurrently erased. Also supports full chip erase.
• Boot Code Sector Architecture
   T = Top sector
   B = Bottom sector
• Embedded EraseTM Algorithms
   Automatically pre-programs and erases the chip or any sector
• Embedded ProgramTM Algorithms
   Automatically writes and verifies data at specified address
• Data Polling and Toggle Bit feature for detection of program or erase cycle completion
• Ready/Busy output (RY/BY)
   Hardware method for detection of program or erase cycle completion
• Low Vcc write inhibit ≤ 3.2 V
• Erase Suspend/Resume
   Suspends the erase operation to allow a read data in another sector within the same device
• Hardware RESET pin
   Resets internal state machine to the read mode
• Sector protection
   Hardware method disables any combination of sectors from write or erase operations
• Temporary sector unprotection
   Temporary sector unprotection via the RESET pin.

特性 Features

• Single 5.0 V read, write, and erase
   Minimizes system level power requirements
• Compatible with JEDEC-standard commands
   Uses same software commands as E2PROMs
• Compatible with JEDEC-standard world-wide pinouts
   48-pin TSOP(I) (Package suffix: PFTN – Normal Bend Type, PFTR – Reversed Bend Type)
   44-pin SOP (Package suffix: PF)
• Minimum 100,000 write/erase cycles
• High performance
   55 ns maximum access time
• Sector erase architecture
   One 16K byte, two 8K bytes, one 32K byte, and fifteen 64K bytes.
   Any combination of sectors can be concurrently erased. Also supports full chip erase.
• Boot Code Sector Architecture
   T = Top sector
   B = Bottom sector
• Embedded EraseTM Algorithms
   Automatically pre-programs and erases the chip or any sector
• Embedded ProgramTM Algorithms
   Automatically writes and verifies data at specified address
• Data Polling and Toggle Bit feature for detection of program or erase cycle completion
• Ready/Busy output (RY/BY)
   Hardware method for detection of program or erase cycle completion
• Low Vcc write inhibit ≤ 3.2 V
• Erase Suspend/Resume
   Suspends the erase operation to allow a read data in another sector within the same device
• Hardware RESET pin
   Resets internal state machine to the read mode
• Sector protection
   Hardware method disables any combination of sectors from write or erase operations
• Temporary sector unprotection
   Temporary sector unprotection via the RESET pin. 

技术参数

  • 型号:

    MBM29F800BA-55

  • 制造商:

    FUJITSU

  • 制造商全称:

    Fujitsu Component Limited.

  • 功能描述:

    8M(1M X 8/512K X 16) BIT

供应商 型号 品牌 批号 封装 库存 备注 价格
FUJITSU
06+
TSOP
1000
自己公司全新库存绝对有货
询价
FUJI
22+
SOP44
3000
原装正品,支持实单
询价
FUJITSU
23+
TSSOP-4
8560
受权代理!全新原装现货特价热卖!
询价
TSSOP
25+
03+
2600
百分百原装正品 真实公司现货库存 本公司只做原装 可
询价
FujiTsu
08+
TSOP
546
一级代理,专注军工、汽车、医疗、工业、新能源、电力
询价
FUJITSU
03+
SOP
826
原装现货海量库存欢迎咨询
询价
FUJITSU
2025+
TSOP48
3827
全新原厂原装产品、公司现货销售
询价
FUJITSU/富士通
24+
TSSOP
35053
只做原装 公司现货库存
询价
FUJ
24+
TSOP
24
询价
FUJITSU
2023+
SOP
3000
进口原装现货
询价