首页>K4H281638D-TCA2>规格书详情
K4H281638D-TCA2中文资料三星数据手册PDF规格书
K4H281638D-TCA2规格书详情
Features
• Double-data-rate architecture; two data transfers per clock cycle
• Bidirectional data strobe(DQS)
• Four banks operation
• Differential clock inputs(CK and CK)
• DLL aligns DQ and DQS transition with CK transition
• MRS cycle with address key programs
-. Read latency 2, 2.5 (clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
• All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
• Data I/O transactions on both edges of data strobe
• Edge aligned data output, center aligned data input
• LDM,UDM/DM for write masking only
• Auto & Self refresh
• 15.6us refresh interval(4K/64ms refresh)
• Maximum burst refresh cycle : 8
• 66pin TSOP II package
产品属性
- 型号:
K4H281638D-TCA2
- 制造商:
Samsung Semiconductor
- 功能描述:
8M X 16 DDR DRAM, 0.75 ns, PDSO66
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
SAMSUNG/三星 |
22+ |
SOP |
18000 |
只做全新原装,支持BOM配单,假一罚十 |
询价 | ||
SAMSUNG |
2025+ |
TSOP-66 |
3550 |
全新原厂原装产品、公司现货销售 |
询价 | ||
SAMSUNG |
23+ |
SOP |
8890 |
价格优势/原装现货/客户至上/欢迎广大客户来电查询 |
询价 | ||
SAMSUNG |
24+ |
TSOP |
6980 |
原装现货,可开13%税票 |
询价 | ||
SAMSUNG? |
24+ |
SOP? |
5000 |
只做原装正品现货 欢迎来电查询15919825718 |
询价 | ||
SAMSANG |
19+ |
TSOP |
256800 |
原厂代理渠道,每一颗芯片都可追溯原厂; |
询价 | ||
SAMSUNG |
23+ |
DIP8 |
5000 |
原装正品,假一罚十 |
询价 | ||
SAMSUNG |
24+ |
SOP |
137 |
询价 | |||
SAMSUNG/三星 |
20+ |
TSOP |
35830 |
原装优势主营型号-可开原型号增税票 |
询价 | ||
SAMSUNG/三星 |
24+ |
SOP |
25500 |
授权代理直销,原厂原装现货,假一罚十,特价销售 |
询价 |