首页>K4H281638C-TCA2>规格书详情
K4H281638C-TCA2中文资料三星数据手册PDF规格书
K4H281638C-TCA2规格书详情
Features
• Double-data-rate architecture; two data transfers per clock cycle
• Bidirectional data strobe(DQS)
• Four banks operation
• Differential clock inputs(CK and CK)
• DLL aligns DQ and DQS transition with CK transition
• MRS cycle with address key programs
-. Read latency 2, 2.5 (clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
• All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
• Data I/O transactions on both edges of data strobe
• Edge aligned data output, center aligned data input
• LDM,UDM/DM for write masking only
• Auto & Self refresh
• 15.6us refresh interval(4K/64ms refresh)
• Maximum burst refresh cycle : 8
• 66pin TSOP II package
产品属性
- 型号:
K4H281638C-TCA2
- 制造商:
SAMSUNG
- 制造商全称:
Samsung semiconductor
- 功能描述:
128Mb DDR SDRAM
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
SAMSUNG |
23+ |
SOP |
8890 |
价格优势/原装现货/客户至上/欢迎广大客户来电查询 |
询价 | ||
2023+ |
SOP |
3000 |
进口原装现货 |
询价 | |||
SAMSUNG |
24+ |
TSOP |
35200 |
原装现货/放心购买 |
询价 | ||
SAMSUNG/三星 |
24+ |
SOP |
9600 |
原装现货,优势供应,支持实单! |
询价 | ||
SAMSUNG |
2025+ |
TSOP-66 |
3550 |
全新原厂原装产品、公司现货销售 |
询价 | ||
SAMSUNG |
23+ |
SOP |
7000 |
询价 | |||
SAMSUNG |
2023+ |
SMD |
898 |
安罗世纪电子只做原装正品货 |
询价 | ||
SAMSUNG/三星 |
21+ |
TSOP |
10000 |
原装现货假一罚十 |
询价 | ||
SAMSUNG |
22+ |
TSOP66 |
8000 |
原装正品支持实单 |
询价 | ||
SAMSUNG/三星 |
23+ |
SOP |
89630 |
当天发货全新原装现货 |
询价 |