首页 >HEF4076>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

HEF4076B

Quadruple D-type register with 3-state outputs

DESCRIPTION The HEF4076B is a quadruple edge-triggered D-type flip-flop with four data inputs (D0to D3), two active LOW data enable inputs (ED0andED1), a common clock input (CP), four 3-state outputs (O0to O3), two active LOW output enable inputs (EO0andEO1), and an overriding asynchronous mast

文件:70.34 Kbytes 页数:7 Pages

PHI

飞利浦

PHI

HEF4076BD

Quadruple D-type register with 3-state outputs

DESCRIPTION The HEF4076B is a quadruple edge-triggered D-type flip-flop with four data inputs (D0to D3), two active LOW data enable inputs (ED0andED1), a common clock input (CP), four 3-state outputs (O0to O3), two active LOW output enable inputs (EO0andEO1), and an overriding asynchronous mast

文件:70.34 Kbytes 页数:7 Pages

PHI

飞利浦

PHI

HEF4076BF

Quadruple D-type register with 3-state outputs

DESCRIPTION The HEF4076B is a quadruple edge-triggered D-type flip-flop with four data inputs (D0to D3), two active LOW data enable inputs (ED0andED1), a common clock input (CP), four 3-state outputs (O0to O3), two active LOW output enable inputs (EO0andEO1), and an overriding asynchronous mast

文件:70.34 Kbytes 页数:7 Pages

PHI

飞利浦

PHI

HEF4076BN

Quadruple D-type register with 3-state outputs

DESCRIPTION The HEF4076B is a quadruple edge-triggered D-type flip-flop with four data inputs (D0to D3), two active LOW data enable inputs (ED0andED1), a common clock input (CP), four 3-state outputs (O0to O3), two active LOW output enable inputs (EO0andEO1), and an overriding asynchronous mast

文件:70.34 Kbytes 页数:7 Pages

PHI

飞利浦

PHI

HEF4076BP

Quadruple D-type register with 3-state outputs

DESCRIPTION The HEF4076B is a quadruple edge-triggered D-type flip-flop with four data inputs (D0to D3), two active LOW data enable inputs (ED0andED1), a common clock input (CP), four 3-state outputs (O0to O3), two active LOW output enable inputs (EO0andEO1), and an overriding asynchronous mast

文件:70.34 Kbytes 页数:7 Pages

PHI

飞利浦

PHI

HEF4076BT

Quadruple D-type register with 3-state outputs

DESCRIPTION The HEF4076B is a quadruple edge-triggered D-type flip-flop with four data inputs (D0to D3), two active LOW data enable inputs (ED0andED1), a common clock input (CP), four 3-state outputs (O0to O3), two active LOW output enable inputs (EO0andEO1), and an overriding asynchronous mast

文件:70.34 Kbytes 页数:7 Pages

PHI

飞利浦

PHI

HEF4076B

Quadruple D-type register with 3-state outputs

DESCRIPTION\nThe HEF4076B is a quadruple edge-triggered D-type flip-flop with four data inputs (D0to D3), two active LOW data enable inputs (ED0andED1), a common clock input (CP), four 3-state outputs (O0to O3), two active LOW output enable inputs (EO0andEO1), and an overriding asynchronous master r

恩XP

恩XP

供应商型号品牌批号封装库存备注价格
PHI
2015+
DIP
19889
一级代理原装现货,特价热卖!
询价
PHI
1988
DIP
800
原装现货海量库存欢迎咨询
询价
PHI
20+
DIP-16
11520
特价全新原装公司现货
询价
PHI
25+
DIP-16
18000
全新原装现货,假一赔十
询价
PHI
23+
DIP16
50000
全新原装正品现货,支持订货
询价
PHI
25+
DIP
3200
全新原装、诚信经营、公司现货销售
询价
PHI
22+
DIP
8000
原装正品支持实单
询价
PILIPS
25+
IC
880000
明嘉莱只做原装正品现货
询价
PHI
24+
NA/
3300
原装现货,当天可交货,原型号开票
询价
PHI
24+
DIP-16
37935
郑重承诺只做原装进口现货
询价
更多HEF4076供应商 更新时间2025-12-19 9:01:00