首页 >HD74HC109>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

HD74HC109

Dual J-K Flip-Flops (with Preset and Clear)

Description Each flip-flop has independent J, K, preset, clear and clock inputs and Q and Qoutputs. This device is edge sensitive to the clock input and changes state on the positive going transition of the clock pulse. Clear and preset are independent of the clock and accomplished by a low log

文件:59.92 Kbytes 页数:9 Pages

HitachiHitachi Semiconductor

日立日立公司

HD74HC109

Dual J-K Flip-Flops (with Preset and Clear)

Description Each flip-flop has independent J, K, preset, clear and clock inputs and Q and Q outputs. This device is edge sensitive to the clock input and changes state on the positive going transition of the clock pulse. Clear and preset are independent of the clock and accomplished by a low lo

文件:111.16 Kbytes 页数:8 Pages

RENESAS

瑞萨

HD74HC109

Dual J-KFlip-Flops (with Preset and Clear)

Description\nEach flip-flop has independent J, K, preset, clear and clock inputs and Q and Q outputs. This device is edge sensitive to the clock input and changes state on the positive going transition of the clock pulse. Clear and preset are independent of the clock and accomplished by a low logic •  High Speed Operation: tpd(Clock to Q) = 15 ns typ (CL= 50 pF)\n•  High Output Current: Fanout of 10 LSTTL Loads\n•  Wide Operating Voltage: VCC= 2 to 6 V\n•  Low Input Current: 1 µA max\n•  Low Quiescent Supply Current: ICC(static) = 2 µA max (Ta = 25°C);

Renesas

瑞萨

HD74HC109

Dual J-KFlip-Flops (with Preset and Clear)

Description\nEach flip-flop has independent J, K, preset, clear and clock inputs and Q and Qoutputs. This device is edge sensitive to the clock input and changes state on the positive going transition of the clock pulse. Clear and preset are independent of the clock and accomplished by a low logic l •  High Speed Operation: tpd(Clock to Q) = 15 ns typ (CL = 50 pF)\n•  High Output Current: Fanout of 10 LSTTL Loads\n•  Wide Operating Voltage: VCC= 2 to 6 V\n•  Low Input Current: 1 µA max\n•  Low Quiescent Supply Current: ICC(static) = 2 µA max (Ta = 25°C);

HITACHI

日立

HD74HC109FPEL

Dual J-K Flip-Flops (with Preset and Clear)

Description Each flip-flop has independent J, K, preset, clear and clock inputs and Q and Q outputs. This device is edge sensitive to the clock input and changes state on the positive going transition of the clock pulse. Clear and preset are independent of the clock and accomplished by a low lo

文件:111.16 Kbytes 页数:8 Pages

RENESAS

瑞萨

HD74HC109P

Dual J-K Flip-Flops (with Preset and Clear)

Description Each flip-flop has independent J, K, preset, clear and clock inputs and Q and Q outputs. This device is edge sensitive to the clock input and changes state on the positive going transition of the clock pulse. Clear and preset are independent of the clock and accomplished by a low lo

文件:111.16 Kbytes 页数:8 Pages

RENESAS

瑞萨

HD74HC109RPEL

Dual J-K Flip-Flops (with Preset and Clear)

Description Each flip-flop has independent J, K, preset, clear and clock inputs and Q and Q outputs. This device is edge sensitive to the clock input and changes state on the positive going transition of the clock pulse. Clear and preset are independent of the clock and accomplished by a low lo

文件:111.16 Kbytes 页数:8 Pages

RENESAS

瑞萨

详细参数

  • 型号:

    HD74HC109

  • 制造商:

    Renesas Electronics

  • 功能描述:

    74HC Dual J-K Flip-Flop with Preset and Clear

供应商型号品牌批号封装库存备注价格
HIT
94+
SOP16
2145
全新原装进口自己库存优势
询价
HIT
23+
SOP
7000
绝对全新原装!100%保质量特价!请放心订购!
询价
HIT
24+
SOP
569
询价
HIT
24+
SOP
1068
原装现货假一罚十
询价
HIT
17+
SOP16
9988
只做原装进口,自己库存
询价
HIT
94+
DIP
9
原装现货海量库存欢迎咨询
询价
HIT
25+
SOP
2987
只售原装自家现货!诚信经营!欢迎来电!
询价
HITACHI
20+
SOP-16
2960
诚信交易大量库存现货
询价
TOSHIBA/东芝
2447
DIP
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货
询价
HIT
1922+
SOP
10000
公司进口原装特价处理
询价
更多HD74HC109供应商 更新时间2025-12-13 17:02:00