DSP56311数据手册恩XP中文资料规格书
DSP56311规格书详情
描述 Description
The DSP56311 is designed with developers of multi-channel communication and networking systems in mind. With 300 million multiply accumulates per second (MMACS) operating performance, the 24-bit DSP56311 DSP offers excellent performance density characteristic of DSP56300 devices—maximizing the number of channels processed in a very small space while providing low power dissipation and excellent thermal performance at a competitive price. The DSP56311 maintains compatibility with all other DSP56300 devices, including application code, simulation models and system development tools.\r
\r
The DSP56311 features the same enhanced filter coprocessor (EFCOP) found on the DSP56L307 to process filter algorithms such as echo cancelling and voice coding to run in parallel with the core. It is ideal for wireless and wireline infrastructure and Internet telephony applications where a single DSP handles several voice and data channels. Additional performance gains can be achieved through the use of the large on-chip RAM, thus reducing wait state penalty incurred when accessing external memory.\r
\r
The DSP56311 uses split power supplies to separate the input/output (I/O) and peripheral sections, which operate at 3.3 volts, from the processor core, which runs at 1.8 volts. This approach allows the rest of the system to maintain a 3.3-volt external I/O environment while minimizing voltage and power dissipation in the chip internal logic.
特性 Features
High-performance DSP56300 core:
•150 MMACS (300 MIPS using the EFCOP in filtering applications) with a 150 MHz clock at 1.8 volts
•Object code compatible with the DSP56000 core with highly parallel instruction set
•Data arithmetic logic unit (data ALU) with fully pipelined 24 x 24-bit parallel
•Multiplier-accumulator (MAC), 56-bit parallel barrel shifter (fast shift and normalization, bit stream generation and parsing), conditional ALU instructions and 24-bit or 16-bit arithmetic support under software control
•Program control unit (PCU) with position-independent code (PIC) support, addressing modes optimized for DSP applications (including immediate offsets), on-chip instruction cache controller, on-chip memory-expandable hardware stack, nested hardware DO loops and fast auto-return interrupts
•Direct memory access (DMA) with six DMA channels supporting internal and external accesses; one-, two-, and three-dimensional transfers (including circular buffering); end-of-block- transfer interrupts; and triggering from interrupt lines and all peripherals
•Phase-lock loop (PLL) allows change of low-power divide factor (DF) without loss of lock
•Hardware debugging support including on-chip emulation (OnCE) module, JTAG test access port
On-Chip Memories:
•128K on-chip RAM total program RAM, instruction cache, X data RAM and Y data RAM sizes are programmable:
Program
RAM Size
技术参数
- 型号:
DSP56311
- 制造商:
MOTOROLA
- 制造商全称:
Motorola, Inc
- 功能描述:
DSP56311 Device Errata for Mask
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
Freescale(飞思卡尔) |
2022+ |
60000 |
原厂原装,假一罚十 |
询价 | |||
MOTOROLA |
0045+ |
BGA |
11566 |
只做原厂原装,认准宝芯创配单专家 |
询价 | ||
恩XP |
21+ |
548-FBGA,FCBGA |
500 |
进口原装!长期供应!绝对优势价格(诚信经营 |
询价 | ||
FREE |
2013 |
BGA |
2000 |
全新 |
询价 | ||
FREESCA |
BGAQFP |
6688 |
15 |
现货库存 |
询价 | ||
FREESCAL |
06+ |
BGA |
2500 |
全新原装进口自己库存优势 |
询价 | ||
FREESCALE |
20+ |
BGA |
67500 |
原装优势主营型号-可开原型号增税票 |
询价 | ||
Freescale |
24+ |
BGA |
20000 |
全新原厂原装,进口正品现货,正规渠道可含税!! |
询价 | ||
FREESCAL |
23+ |
NA |
2005 |
专业电子元器件供应链正迈科技特价代理特价,原装元器件供应,支持开发样品 |
询价 | ||
FREESCALE |
21+ |
BGA |
1709 |
询价 |