首页>DSP56300FMSLASHAD>规格书详情
DSP56300FMSLASHAD中文资料摩托罗拉数据手册PDF规格书
DSP56300FMSLASHAD规格书详情
24-BIT DIGITAL SIGNAL PROCESSOR
The Motorola DSP56307, a member of the DSP56300 family of programmable digital signal processors (DSPs), supports wireless infrastructure applications with general filtering operations. The on-chip enhanced filter coprocessor (EFCOP) processes filter algorithms in parallel with core operation, thus increasing overall DSP performance and efficiency. Like the other family members, the DSP56307 uses a high-performance, single-clock-cycle-per-instruction engine (code-compatible with Motorolas popular DSP56000 core family), a barrel shifter, 24-bit addressing, an instruction cache, and a direct memory access controller, as in Figure 1. The DSP56307 offers performance at 100 million instructions (MIPS) per second using an internal 100 MHz clock with a 2.5 volt core and independent 3.3 volt input/output power.
FEATURES
High-Performance DSP56300 Core
● 100 million instructions per second (MIPS) with a 100 MHz clock at 2.5 V core and 3.3 V I/O
● Object code compatible with the DSP56000 core
● Highly parallel instruction set
● Data arithmetic logic unit (ALU)
- Fully pipelined 24 x 24-bit parallel multiplier-accumulator
- 56-bit parallel barrel shifter (fast shift and normalization; bit stream generation and parsing)
- Conditional ALU instructions
- 24-bit or 16-bit arithmetic support under software control
● Program control unit (PCU)
- Position independent code (PIC) support
- Addressing modes optimized for DSP applications (including immediate offsets)
- On-chip instruction cache controller
- On-chip memory-expandable hardware stack
- Nested hardware DO loops
- Fast auto-return interrupts
● Direct memory access (DMA)
- Six DMA channels supporting internal and external accesses
- One-, two-, and three- dimensional transfers (including circular buffering)
- End-of-block-transfer interrupts
- Triggering from interrupt lines and all peripherals
● Phase-locked loop (PLL)
- Allows change of low power divide factor (DF) without loss of lock
- Output clock with skew elimination
● Hardware debugging support
- On-Chip Emulation (OnCE) module
- Joint test action group (JTAG) test access port (TAP)
- Address trace mode reflects internal Program RAM accesses at the external port
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
FREESCA |
24+ |
QFP208 |
80000 |
只做自己库存 全新原装进口正品假一赔百 可开13%增 |
询价 | ||
FREESCALE |
23+ |
LQFP208 |
10000 |
原厂授权一级代理,专业海外优势订货,价格优势、品种 |
询价 | ||
Freescale |
25+ |
LQFP112 |
579 |
保证有货!质优价美!欢迎查询!! |
询价 | ||
FREESCAL |
23+ |
QFP208 |
12800 |
##公司主营品牌长期供应100%原装现货可含税提供技术 |
询价 | ||
FREE |
23+ |
QFP208 |
50000 |
全新原装正品现货,支持订货 |
询价 | ||
FRS |
24+ |
2 |
询价 | ||||
恩XP |
25+ |
电联咨询 |
7800 |
公司现货,提供拆样技术支持 |
询价 | ||
Freescale(飞思卡尔) |
2022+ |
60000 |
原厂原装,假一罚十 |
询价 | |||
FREE |
1128+ |
QFP208 |
11564 |
只做原厂原装,认准宝芯创配单专家 |
询价 | ||
恩XP |
22+ |
208LQFP |
9000 |
原厂渠道,现货配单 |
询价 |