首页>CY7C1313JV18-250BZXI>规格书详情

CY7C1313JV18-250BZXI中文资料赛普拉斯数据手册PDF规格书

PDF无图
厂商型号

CY7C1313JV18-250BZXI

功能描述

18-Mbit QDR II SRAM 4-Word Burst Architecture

文件大小

689.64 Kbytes

页面数量

27

生产厂商

Cypress Cypress Semiconductor

中文名称

赛普拉斯 赛普拉斯半导体公司

网址

网址

数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-10-30 20:00:00

人工找货

CY7C1313JV18-250BZXI价格和库存,欢迎联系客服免费人工找货

CY7C1313JV18-250BZXI规格书详情

Functional Description

The CY7C1311JV18, CY7C1911JV18, CY7C1313JV18, and CY7C1315JV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR II architecture. QDR II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II architecture has separate data inputs and data outputs to eliminate the need to ‘turnaround’ the data bus required with common IO devices.

特性 Features

■ Separate Independent Read and Write Data Ports

❐ Supports concurrent transactions

■ 300 MHz Clock for High Bandwidth

■ 4-word Burst for reducing Address Bus Frequency

■ Double Data Rate (DDR) interfaces on both read and write ports (data transferred at 600 MHz) at 300 MHz

■ Two Input Clocks (K and K) for Precise DDR Timing

❐ SRAM uses rising edges only

■ Two Input Clocks for Output Data (C and C) to minimize Clock Skew and Flight Time mismatches

■ Echo Clocks (CQ and CQ) simplify Data Capture in High Speed Systems

■ Single Multiplexed Address Input Bus latches Address Inputs for both Read and Write Ports

■ Separate Port Selects for Depth Expansion

■ Synchronous Internally Self-timed Writes

■ QDR® II Operates with 1.5 Cycle Read Latency when the Delay Lock Loop (DLL) is enabled

■ Operates like a QDR I device with 1 Cycle Read Latency in DLL Off Mode

■ Available in x8, x9, x18, and x36 configurations

■ Full Data Coherency, providing most current Data

■ Core VDD = 1.8 (±0.1V); IO VDDQ = 1.4V to VDD

■ Available in 165-Ball FBGA Package (13 x 15 x 1.4 mm)

■ Offered in both Pb-free and non Pb-free packages

■ Variable Drive HSTL Output Buffers

■ JTAG 1149.1 Compatible Test Access Port

■ Delay Lock Loop (DLL) for Accurate Data Placement

供应商 型号 品牌 批号 封装 库存 备注 价格
CYPRESS/赛普拉斯
24+
NA/
3507
原装现货,当天可交货,原型号开票
询价
INFINEON/英飞凌
23+
P-BGA-165
28611
为终端用户提供优质元器件
询价
Cypress Semiconductor Corp
25+
165-LBGA
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证
询价
CYPRESSSEMICONDUCTORCORP
23+
165-LBGA
10000
原厂授权一级代理,专业海外优势订货,价格优势、品种
询价
CYPRESS
22+
BGA
8000
原装正品支持实单
询价
Cypress
25+
25000
原厂原包 深圳现货 主打品牌 假一赔百 可开票!
询价
CYPRESS
23+
BGA
37339
公司原装现货!主营品牌!可含税欢迎查询
询价
CYPRESS/赛普拉斯
2023+
BGA
8635
一级代理优势现货,全新正品直营店
询价
Cypress
165-FBGA
5000
Cypress一级分销,原装原盒原包装!
询价
Cypress
22+
165FBGA (13x15)
9000
原厂渠道,现货配单
询价