首页>CY7C1313CV18-300BZXC>规格书详情

CY7C1313CV18-300BZXC中文资料赛普拉斯数据手册PDF规格书

CY7C1313CV18-300BZXC
厂商型号

CY7C1313CV18-300BZXC

功能描述

18-Mbit QDR??II SRAM 4-Word Burst Architecture

文件大小

695.1 Kbytes

页面数量

31

生产厂商 CypressSemiconductor
企业简称

CYPRESS赛普拉斯

中文名称

赛普拉斯半导体公司官网

原厂标识
CYPRESS
数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-8-3 23:00:00

人工找货

CY7C1313CV18-300BZXC价格和库存,欢迎联系客服免费人工找货

CY7C1313CV18-300BZXC规格书详情

Functional Description

The CY7C1311CV18, CY7C1911CV18, CY7C1313CV18, and CY7C1315CV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR™-II architecture. QDR-II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations.

特性 Features

■ Separate independent read and write data ports

❐ Supports concurrent transactions

■ 300 MHz clock for high bandwidth

■ 4-word burst for reducing address bus frequency

■ Double Data Rate (DDR) interfaces on both read and write ports

(data transferred at 600 MHz) at 300 MHz

■ Two input clocks (K and K) for precise DDR timing

❐ SRAM uses rising edges only

■ Two input clocks for output data (C and C) to minimize clock

skew and flight time mismatches

■ Echo clocks (CQ and CQ) simplify data capture in high-speed

systems

■ Single multiplexed address input bus latches address inputs

for both read and write ports

■ Separate port selects for depth expansion

■ Synchronous internally self-timed writes

■ QDR™-II operates with 1.5 cycle read latency when the Delay

Lock Loop (DLL) is enabled

■ Operates as a QDR-I device with 1 cycle read latency in DLL

off mode

■ Available in x 8, x 9, x 18, and x 36 configurations

■ Full data coherency, providing most current data

■ Core VDD = 1.8 (±0.1V); IO VDDQ = 1.4V to VDD

■ Available in 165-Ball FBGA package (13 x 15 x 1.4 mm)

■ Offered in both Pb-free and non Pb-free packages

■ Variable drive HSTL output buffers

■ JTAG 1149.1 compatible test access port

■ Delay Lock Loop (DLL) for accurate data placement

供应商 型号 品牌 批号 封装 库存 备注 价格
CYPRESS/赛普拉斯
24+
NA/
3507
原装现货,当天可交货,原型号开票
询价
CYPRESS(赛普拉斯)
24+
LBGA165
7350
现货供应,当天可交货!免费送样,原厂技术支持!!!
询价
CYPRESS
2016+
FBGA165
3526
假一罚十进口原装现货原盘原标!
询价
CYPRESS
22+
BGA
8000
原装正品支持实单
询价
Cypress
25+
25000
原厂原包 深圳现货 主打品牌 假一赔百 可开票!
询价
Infineon Technologies
23+/24+
165-LBGA
8600
只供原装进口公司现货+可订货
询价
CYPRESS/赛普拉斯
22+
BGA
17800
原装正品
询价
CY
18+
BGA
85600
保证进口原装可开17%增值税发票
询价
SPANSION(飞索)
2447
FBGA-165(13x15)
315000
136个/托盘一级代理专营品牌!原装正品,优势现货,长
询价
CYPRESS SEMICONDUCTOR
2022+
原厂原包装
8600
全新原装 支持表配单 中国著名电子元器件独立分销
询价