首页>CY7C1313CV18-200BZI>规格书详情
CY7C1313CV18-200BZI中文资料赛普拉斯数据手册PDF规格书
相关芯片规格书
更多- CY7C1313BV18-250BZC
- CY7C1313BV18-200BZC
- CY7C1313BV18-300BZI
- CY7C1313CV18
- CY7C1313CV18-200BZC
- CY7C1313CV18-167BZC
- CY7C1313BV18-200BZI
- CY7C1313BV18-250BZXC
- CY7C1313BV18-250BZXI
- CY7C1313BV18-200BZXI
- CY7C1313BV18-250BZC
- CY7C1313BV18-278BZC
- CY7C1313BV18-278BZI
- CY7C1313BV18-300BZXC
- CY7C1313BV18-278BZXI
- CY7C1313BV18-300BZC
- CY7C1313BV18-250BZI
- CY7C1313CV18-167BZI
CY7C1313CV18-200BZI规格书详情
Functional Description
The CY7C1311CV18, CY7C1911CV18, CY7C1313CV18, and CY7C1315CV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR™-II architecture. QDR-II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations.
特性 Features
■ Separate independent read and write data ports
❐ Supports concurrent transactions
■ 300 MHz clock for high bandwidth
■ 4-word burst for reducing address bus frequency
■ Double Data Rate (DDR) interfaces on both read and write ports
(data transferred at 600 MHz) at 300 MHz
■ Two input clocks (K and K) for precise DDR timing
❐ SRAM uses rising edges only
■ Two input clocks for output data (C and C) to minimize clock
skew and flight time mismatches
■ Echo clocks (CQ and CQ) simplify data capture in high-speed
systems
■ Single multiplexed address input bus latches address inputs
for both read and write ports
■ Separate port selects for depth expansion
■ Synchronous internally self-timed writes
■ QDR™-II operates with 1.5 cycle read latency when the Delay
Lock Loop (DLL) is enabled
■ Operates as a QDR-I device with 1 cycle read latency in DLL
off mode
■ Available in x 8, x 9, x 18, and x 36 configurations
■ Full data coherency, providing most current data
■ Core VDD = 1.8 (±0.1V); IO VDDQ = 1.4V to VDD
■ Available in 165-Ball FBGA package (13 x 15 x 1.4 mm)
■ Offered in both Pb-free and non Pb-free packages
■ Variable drive HSTL output buffers
■ JTAG 1149.1 compatible test access port
■ Delay Lock Loop (DLL) for accurate data placement
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
CY |
23+24 |
29580 |
原装正品.原盘原标,提供BOM一站式配单 |
询价 | |||
cypress |
08+07 |
10 |
公司优势库存 热卖中! |
询价 | |||
CYPRESS/赛普拉斯 |
23+ |
BGA |
3000 |
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、 |
询价 | ||
Cypress |
165-FBGA |
6300 |
Cypress一级分销,原装原盒原包装! |
询价 | |||
Cypress Semiconductor Corp |
23+ |
165-FBGA13x15 |
7300 |
专注配单,只做原装进口现货 |
询价 | ||
CYPRESS |
23+ |
// |
37330 |
公司原装现货!主营品牌!可含税欢迎查询 |
询价 | ||
CYPRESS |
18+ |
BGA |
85600 |
保证进口原装可开17%增值税发票 |
询价 | ||
CY |
24+ |
412 |
询价 | ||||
Cypress Semiconductor Corp |
23+ |
165-FBGA13x15 |
7300 |
专注配单,只做原装进口现货 |
询价 | ||
Cypress |
22+ |
165FBGA (13x15) |
9000 |
原厂渠道,现货配单 |
询价 |