首页>CY7C1145V18-300BZXC>规格书详情
CY7C1145V18-300BZXC中文资料赛普拉斯数据手册PDF规格书
相关芯片规格书
更多- CY7C1145V18-300BZI
- CY7C1145V18-300BZC
- CY7C1145V18
- CY7C1145KV18-450BZXC
- CY7C1145KV18-400BZXI
- CY7C1145KV18-400BZXC
- CY7C1143V18-300BZXI
- CY7C1143V18-300BZXC
- CY7C1143V18-300BZI
- CY7C1143V18-300BZC
- CY7C1143V18
- CY7C1143KV18-450BZC
- CY7C1143KV18-400BZI
- CY7C1143KV18-400BZC
- CY7C1143KV18
- CY7C1141V18-300BZXI
- CY7C1141V18-300BZXC
- CY7C1141V18-300BZI
CY7C1145V18-300BZXC规格书详情
Functional Description
The CY7C1141V18, CY7C1156V18, CY7C1143V18, and CY7C1145V18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR™-II+ architecture. QDR-II+ architecture consists of two separate ports to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR-II+ architecture has separate data inputs and data outputs to completely eliminate the need to “turn-around” the data bus required with common IO devices. Access to each port is accomplished through a common address bus.
特性 Features
■ Separate Independent read and write data ports
❐ Supports concurrent transactions
■ 300 MHz to 375 MHz clock for high bandwidth
■ 4-Word Burst for reducing address bus frequency
■ Double Data Rate (DDR) interfaces on both read and write ports (data transferred at 750 MHz) at 375 MHz
■ Read latency of 2.0 clock cycles
■ Two input clocks (K and K) for precise DDR timing
❐ SRAM uses rising edges only
■ Echo clocks (CQ and CQ) simplify data capture in high speed systems
■ Single multiplexed address input bus latches address inputs for both read and write ports
■ Separate Port Selects for depth expansion
■ Data valid pin (QVLD) to indicate valid data on the output
■ Synchronous internally self-timed writes
■ Available in x8, x9, x18, and x36 configurations
■ Full data coherency providing most current data
■ Core VDD = 1.8V ± 0.1V; IO VDDQ = 1.4V to VDD[1]
■ Available in 165-Ball FBGA package (13 x 15 x 1.4 mm)
■ Offered in both Pb-free and non Pb-free packages
■ Variable drive HSTL output buffers
■ JTAG 1149.1 compatible test access port
■ Delay Lock Loop (DLL) for accurate data placement
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
CYPRESS/赛普拉斯 |
23+ |
BGA |
3000 |
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、 |
询价 | ||
Cypress |
22+ |
165FBGA (13x15) |
9000 |
原厂渠道,现货配单 |
询价 | ||
Cypress Semiconductor Corp |
24+ |
165-FBGA(13x15) |
56200 |
一级代理/放心采购 |
询价 | ||
CYPRESS/赛普拉斯 |
24+ |
TSSOP |
6512 |
公司现货库存,支持实单 |
询价 | ||
CYPRESS |
2138+ |
原厂标准封装 |
8960 |
代理CYPRESS全系列芯片,原装现货 |
询价 | ||
Cypress Semiconductor Corp |
23+ |
165-FBGA13x15 |
7300 |
专注配单,只做原装进口现货 |
询价 | ||
SPANSION(飞索) |
2447 |
FBGA-165(13x15) |
315000 |
136个/托盘一级代理专营品牌!原装正品,优势现货,长 |
询价 | ||
SPANSION(飞索) |
2022+原装正品 |
FBGA-165(13x15) |
18000 |
支持工厂BOM表配单 公司只做原装正品货 |
询价 | ||
SPANSION(飞索) |
2021+ |
FBGA-165(13x15) |
499 |
询价 | |||
CYPRESS |
25+23+ |
165FBGA |
24552 |
绝对原装正品全新进口深圳现货 |
询价 |


