CDCR81中文资料直接 RAMBUS 时钟发生器数据手册TI规格书
CDCR81规格书详情
描述 Description
The Direct Rambus clock generator (DRCG) provides the necessary clock signals to support a Direct Rambus memory subsystem. It includes signals to synchronize the Direct Rambus channel clock to an external system or processor clock. It is designed to support Direct Rambus memory on desktop, workstation, server and mobile PC motherboards. DRCG also provides an off-the-shelf solution for a broad range of Direct Rambus memory applications. The DRCG provides clock multiplication and phase alignment for a Direct Rambus memory subsystem to enable synchronous communication between the Rambus channel and ASIC clock domains. In a Direct Rambus memory subsystem, a system clock source provides the REFCLK and PCLK clock references to the DRCG and memory controller, respectively. The DRCG multiplies REFCLK and drives a high-speed BUSCLK to RDRAMs and the memory controller. Gear ratio logic in the memory controller divides the PCLK and BUSCLK frequencies by ratios M and N such that PCLK/M = SYNCLK/N, where SYNCLK = BUSCLK/4. The DRCG detects the phase difference between PCLK/M and SYNCLK/N and adjusts the phase of BUSCLK such that the skew between PCLK/M and SYNCLK/N is minimized. This allows data to be transferred across the SYNCLK/PCLK boundary without incurring additional latency. User control is provided by multiply and mode selection terminals. The multiply terminals provide selection of one of four clock frequency multiply ratios, generating BUSCLK frequencies ranging from 267 MHz to 400 MHz with clock references ranging from 33 MHz to 100 MHz. The CDCR81 meets Rambus Clock Generator, Revision 1.0 specification up to 300 MHz. The mode select terminals can be used to select a bypass mode where the frequency multiplied reference clock is directly output to the Rambus channel for systems where synchronization between the Rambus clock and a system clock is not required. Test modes are provided to bypass the PLL and output REFCLK on the Rambus channel and to place the outputs in a high-impedance state for board testing.The CDCR81 is characterized for operation over free-air temperatures of 0°C to 85°C.
特性 Features
·300-MHz Differential Clock Source for Direct RAMBUS Memory Systems for an 600-MHz Data Transfer Rate ·Synchronizes the Clock Domains of the Rambus Channel With an External System or Processor Clock ·Three Power Operating Modes to Minimize Power for Mobile and Other Power-Sensitive Applications ·Operates From a Single 3.3-V Supply and 120-mW at 300 MHz (Typ) ·Packaged in a Shrink Small-Outline Package (DBQ) ·Wide Phase-Lock Input Frequency Range 33 MHz to 100 MHz ·No External Components Required for PLL ·Supports Independent Channel Clocking ·Spread Spectrum Clocking Tracking Capability to Reduce EMI ·Designed For Use With TI's 133-MHz Clock Synthesizers CDC925, CDC924, CDC922 and CDC921 Direct Rambus and Rambus are trademarks of Rambus Inc.
技术参数
- 制造商编号
:CDCR81
- 生产厂家
:TI
- Operating Frequency Range (Min)(MHz)
:400
- Operating Frequency Range (Max)(MHz)
:400
- VCC (V)
:3.3
- Number of Outputs
:1
- Output Drive (mA)
:16
- Absolute Jitter (Peak-to-Peak Cycle or Period Jitter) (ps)
:60
- tsk(o) (ps)
:0
- t(phase error) (ps)
:-50
- Operating Temperature Range (C)
:0 to 70
- Package Group
:SSOP
- Package Size: mm2:W x L (PKG)
:24SSOP: 52 mm2: 6 x 8.65(SSOP)
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI |
23+ |
SMD |
550 |
专营高频管模块,全新原装! |
询价 | ||
TI |
25+23+ |
SSOP |
40080 |
绝对原装正品全新进口深圳现货 |
询价 | ||
A |
24+ |
b |
4 |
询价 | |||
TI |
24+ |
SOP14 |
6618 |
公司现货库存,支持实单 |
询价 | ||
TI |
25+ |
TSSOP |
2645 |
绝对原装自家现货!真实库存!欢迎来电! |
询价 | ||
Rochester |
25+ |
电联咨询 |
7800 |
公司现货,提供拆样技术支持 |
询价 | ||
TI |
00P4 |
SSOP/24 |
14290 |
原装现货海量库存欢迎咨询 |
询价 | ||
TI |
23+ |
SSOP-24 |
8560 |
受权代理!全新原装现货特价热卖! |
询价 | ||
TI |
23+ |
24-SSOP/QSOP |
3115 |
正品原装货价格低 |
询价 | ||
TI |
22+ |
24SSOP/QSOP |
9000 |
原厂渠道,现货配单 |
询价 |