首页>CDCM7005-SP>规格书详情
CDCM7005-SP数据手册TI中文资料规格书
CDCM7005-SP规格书详情
描述 Description
The CDCM7005-SP is a high-performance, low phase noise and low skew clock synchronizer that synchronizes a VCXO (voltage controlled crystal oscillator) or VCO (voltage controlled oscillator) frequency to one of the two reference clocks. The programmable pre-divider M and the feedback-dividers N and P give a high flexibility to the frequency ratio of the reference clock to VC(X)O as VC(X)O_IN / PRI_REF = (N × P) / M or VC(X)O_IN / SEC_REF = (N × P) / M.
VC(X)O_IN clock operates up to 2 GHz. Through the selection of external VC(X)O and loop filter components, the PLL loop bandwidth and damping factor can be adjust to meet different system requirements.
The CDCM7005-SP can lock to one of two reference clock inputs (PRI_REF and SEC_REF), supports frequency hold-over mode and fast-frequency-locking for fail-safe and increased system redundancy. The outputs of the CDCM7005-SP are user definable and can be any combination of up to five LVPECL outputs or up to 10 LVCMOS outputs. The LVCMOS outputs are arranged in pairs (Y0A:Y0B, Y1A:Y1B, Ω), so that each pair has the same frequency. But each output can be separately inverted and disabled. The built in synchronization latches ensure that all outputs are synchronized for low output skew.
All device settings, like outputs signaling, divider value, input selection, and many more, are programmable by SPI (3-wire serial peripheral interface). SPI allows individually control of the device settings.
The device operates in a 3.3-V environment and is characterized for operation from –55°C to 125°C (Tcase).
特性 Features
• High Performance LVPECL and LVCMOS PLL Clock Synchronizer
• Two Reference Clock Inputs (Primary and Secondary Clock) for Redundancy Support With Manual or Automatic Selection
• Accepts LVCMOS Input Frequencies Up to 200 MHz
• VCXO_IN Clock is Synchronized to One of the Two Reference Clocks
• VCXO_IN Frequencies Up to 2 GHz (LVPECL)
• Outputs can be a Combination of LVPECL and LVCMOS (Up to Five Differential LVPECL Outputs or Up to 10 LVCMOS Outputs)
• Output Frequency is Selectable by x1, /2, /3, /4, /6, /8, /16 on Each Output Individually
• Efficient Jitter Cleaning from Low PLL Loop Bandwidth
• Low Phase Noise PLL Core
• Programmable Phase Offset (PRI_REF and SEC_REF to Outputs)
• Wide Charge Pump Current Range From 200 µA to 3 mA
• Analog and Digital PLL Lock Indication
• Provides VBB Bias Voltage Output for Single- Ended Input Signals (VCXO_IN)
• Frequency Hold Over Mode Improves Fail-Safe Operation
• Power-Up Control Forces LVPECL Outputs to Tri- State at VCC Pack (HFG)
• Rad-Tolerant : 50 kRad (Si) TID
• QML-V Qualified, SMD 5962-07230
• Military Temperature Range: 55°C to 125°C Tcase
• Engineering Evaluation (/EM) Samples are Available
技术参数
- 制造商编号
:CDCM7005-SP
- 生产厂家
:TI
- Number of outputs
:5
- Output frequency(Min)(MHz)
:0
- Output frequency(Max)(MHz)
:1500
- Supply voltage(Min)(V)
:3
- Supply voltage(Max)(V)
:3.6
- Input type
:LVCMOS (REF_CLK)LVPECL (VCXO_CLK)
- Output type
:LVCMOSLVPECL
- Features
:Programmable Delay
- Rating
:Space
- Operating temperature range(C)
:-55 to 12525 Only
- Package Group
:CFP | 52
- Package size: mm2:W x L (PKG)
:52CFP: 195 mm2: 13.97 x 13.97 (CFP | 52)
- Number of Inputs
:2
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI |
11+ |
BGA64 |
10 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
TI |
2018+ |
BGA64 |
6528 |
科恒伟业!承若只做进口原装正品假一赔十!1581728776 |
询价 | ||
TI |
21+ |
ZVA64 |
1902 |
绝对公司现货,不止网上数量!原装正品,假一赔十! |
询价 | ||
22+ |
5000 |
询价 | |||||
TI |
05+ |
27 |
公司优势库存 热卖中! |
询价 | |||
TI |
23+ |
NA |
20000 |
询价 | |||
TI/德州仪器 |
24+ |
NA |
990000 |
明嘉莱只做原装正品现货 |
询价 | ||
TexasInstruments |
18+ |
ICCLKSYNC/JITTERCLEANER6 |
6580 |
公司原装现货/欢迎来电咨询! |
询价 | ||
TI/德州仪器 |
22+ |
BGA-64 |
18000 |
原装现货原盒原包.假一罚十 |
询价 | ||
TI |
23+ |
N/A |
560 |
原厂原装 |
询价 |