首页>CDC586>规格书详情

CDC586中文资料具有 1/2x、1x 及 2x 频率选项的 3.3V PLL 时钟驱动器数据手册TI规格书

PDF无图
厂商型号

CDC586

参数属性

CDC586 封装/外壳为52-TQFP;包装为卷带(TR);类别为集成电路(IC)的时钟发生器PLL频率合成器;产品描述:IC 3.3V PLL CLOCK DRIVER 52-TQFP

功能描述

具有 1/2x、1x 及 2x 频率选项的 3.3V PLL 时钟驱动器

封装外壳

52-TQFP

制造商

TI Texas Instruments

中文名称

德州仪器 美国德州仪器公司

数据手册

下载地址下载地址二

更新时间

2025-9-23 11:39:00

人工找货

CDC586价格和库存,欢迎联系客服免费人工找货

CDC586规格书详情

描述 Description

The CDC586 is a high-performance, low-skew, low-jitter clock driver. It uses a phase-lock loop (PLL) to precisely align, in both frequency and phase, the clock output signals to the clock input (CLKIN) signal. It is specifically designed for use with popular microprocessors operating at speeds from 50 MHz to 100 MHz or down to 25 MHz on outputs configured as half-frequency outputs. The CDC586 operates at 3.3-V VCC and is designed to drive a properly terminated 50- transmission line.
The feedback input (FBIN) is used to synchronize the output clocks in frequency and phase to CLKIN. One of the twelve output clocks must be fed back to FBIN for the PLL to maintain synchronization between the CLKIN input and the outputs. The output used as the feedback pin is synchronized to the same frequency as the CLKIN input.
The Y outputs can be configured to switch in phase and at the same frequency as CLKIN. Select inputs (SEL1, SEL0) configure up to nine Y outputs, in banks of three, to operate at one-half or double the CLKIN frequency, depending on which pin is fed back to FBIN (see Tables 1 and 2). All output signal duty cycles are adjusted to 50%, independent of the duty cycle at CLKIN.
Output-enable (OE\\) is provided for output control. When OE\\ is high, the outputs are in the high-impedance state. When OE\\ is low, the outputs are active. TEST is used for factory testing of the device and can be used to bypass the PLL. TEST should be strapped to GND for normal operation.
Unlike many products containing PLLs, the CDC586 does not require external RC networks. The loop filter for the PLL is included on chip, minimizing component count, board space, and cost.
Because it is based on PLL circuitry, the CDC586 requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization time is required following power up and application of a fixed-frequency, fixed-phase signal at CLKIN, as well as following any changes to the PLL reference or feedback signals. Such changes occur upon change of the select inputs, upon enabling of the PLL via TEST, and upon enable of all outputs via OE\\.
The CDC586 is characterized for operation from 0°C to 70°C.

特性 Features

·Low Output Skew for Clock-Distribution and Clock-Generation Applications ·Operates at 3.3-V VCC ·Distributes One Clock Input to Twelve Outputs ·Two Select Inputs Configure Up to Nine Outputs to Operate at One-Half or Double the Input Frequency ·No External RC Network Required ·External Feedback Pin (FBIN) Is Used to Synchronize the Outputs to the Clock Input ·Application for Synchronous DRAM, High-Speed Microprocessor ·TTL-Compatible Inputs and Outputs ·Outputs Drive Parallel 50- Terminated Transmission Lines ·State-of-the-ArtEPIC-IIB™ BiCMOS Design Significantly Reduces Power Dissipation ·Distributed VCC and Ground Pins Reduce Switching Noise ·Packaged in 52-Pin Thin Quad Flat PackageEPIC-IIB is a trademark of Texas Instruments Incorporated.

技术参数

  • 制造商编号

    :CDC586

  • 生产厂家

    :TI

  • VCC (V)

    :3.3

  • Number of Outputs

    :12

  • Absolute Jitter (Peak-to-Peak Cycle or Period Jitter) (ps)

    :200

  • tsk(o) (ps)

    :500

  • t(phase error) (ps)

    :500

  • Operating Temperature Range (C)

    :0 to 70

  • Rating

    :Catalog

供应商 型号 品牌 批号 封装 库存 备注 价格
TI
22+
QFP52
5000
询价
TI/德州仪器
24+
QFP52
9600
原装现货,优势供应,支持实单!
询价
TI/德州仪器
23+
TQFP52
3000
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、
询价
TI
25+
QFP
4860
品牌专业分销商,可以零售
询价
TI/德州仪器
2447
QFP
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货
询价
TI
23+
原厂正规渠道
5000
专注配单,只做原装进口现货
询价
TI/德州仪器
23+
QFP
50000
全新原装正品现货,支持订货
询价
CDC586PAHR
811
811
询价
TI
23+
TQFP/52
7000
绝对全新原装!100%保质量特价!请放心订购!
询价
24+
QFP
82
询价