CDC536中文资料具有 1/2x、1x 和 2x 频率选项的 100MHz、3.3V PLL 时钟驱动器数据手册TI规格书

厂商型号 |
CDC536 |
参数属性 | CDC536 封装/外壳为28-SSOP(0.209",5.30mm 宽);包装为卷带(TR);类别为集成电路(IC)的时钟发生器PLL频率合成器;产品描述:IC 3.3V PLL CLOCK DRIVER 28-SSOP |
功能描述 | 具有 1/2x、1x 和 2x 频率选项的 100MHz、3.3V PLL 时钟驱动器 |
封装外壳 | 28-SSOP(0.209",5.30mm 宽) |
制造商 | TI Texas Instruments |
中文名称 | 德州仪器 美国德州仪器公司 |
数据手册 | |
更新时间 | 2025-9-22 23:01:00 |
人工找货 | CDC536价格和库存,欢迎联系客服免费人工找货 |
CDC536规格书详情
描述 Description
The CDC536 is a high-performance, low-skew, low-jitter clock driver. It uses a phase-lock loop (PLL) to precisely align, in both frequency and phase, the clock output signals to the clock input (CLKIN) signal. It is specifically designed for use with synchronous DRAMs and popular microprocessors operating at speeds from 50 MHz to 100 MHz or down to 25 MHz on outputs configured as half-frequency outputs. The CDC536 operates at 3.3-V VCC and is designed to drive a 50-W transmission line.
The feedback input (FBIN) is used to synchronize the output clocks in frequency and phase to the input clock (CLKIN). One of the six output clocks must be fed back to FBIN for the PLL to maintain synchronization between CLKIN and the outputs. The output used as the feedback pin is synchronized to the same frequency as CLKIN.
The Y outputs can be configured to switch in phase and at the same frequency as CLKIN. The select (SEL) input configures three Y outputs to operate at one-half or double the CLKIN frequency depending on which pin is fed back to FBIN (see Tables 1 and 2). All output signal duty cycles are adjusted to 50% independent of the duty cycle at the input clock.
Output-enable (OE)\\ is provided for output control. When OE\\ is high, the outputs are in the high-impedance state. When OE\\ is low, the outputs are active. TEST is used for factory testing of the device and can be use to bypass the PLL. TEST should be strapped to GND for normal operation.
Unlike many products containing PLLs, the CDC536 does not require external RC networks. The loop filter for the PLL is included on-chip, minimizing component count, board space, and cost.
Because it is based on PLL circuitry, the CDC536 requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization time is required following power up and application of a fixed-frequency, fixed-phase signal at CLKIN as well as following any changes to the PLL reference or feedback signals. Such changes occur upon change of the select inputs, enabling the PLL via TEST, and upon enable of all outputs via OE\\.
The CDC536 is characterized for operation from 0°C to 70°C.
特性 Features
• Low-Output Skew for Clock-Distribution and Clock-Generation Applications
• Distributes One Clock Input to Six Outputs
• No External RC Network Required
• Application for Synchronous DRAM, High-Speed Microprocessor
• TTL-Compatible Inputs and Outputs
• State-of-the-Art EPIC-IIB™ BiCMOS Design Significantly Reduces Power Dissipation
• Packaged in Plastic 28-Pin Shrink Small Outline Package
EPIC-IIB is a trademark of Texas Instruments.
技术参数
- 制造商编号
:CDC536
- 生产厂家
:TI
- Additive RMS jitter (Typ) (fs)
:200
- Output frequency (Max) (MHz)
:100
- Number of outputs
:6
- Output supply voltage (V)
:3.3
- Core supply voltage (V)
:3.3
- Output skew (ps)
:500
- Operating temperature range (C)
:0 to 70
- Rating
:Catalog
- Output type
:TTL
- Input type
:TTL
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI/德州仪器 |
24+ |
NA/ |
15 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
询价 | ||
TI(德州仪器) |
24+ |
SSOP28208mil |
7350 |
现货供应,当天可交货!免费送样,原厂技术支持!!! |
询价 | ||
TI |
24+/25+ |
1000 |
原装正品现货库存价优 |
询价 | |||
TI(德州仪器) |
2024+ |
SSOP-28-208mil |
500000 |
诚信服务,绝对原装原盘 |
询价 | ||
TI鼎力支持 |
2002+ |
SOIC28 |
735 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
22+ |
5000 |
询价 | |||||
TI |
2015+ |
SOP |
19889 |
一级代理原装现货,特价热卖! |
询价 | ||
TI |
2025+ |
SSOP-28 |
3785 |
全新原厂原装产品、公司现货销售 |
询价 | ||
TI |
23+ |
SSOP28 |
30000 |
代理全新原装现货,价格优势 |
询价 | ||
TI |
22+ |
28SSOP |
9000 |
原厂渠道,现货配单 |
询价 |