首页>CDC582>规格书详情

CDC582数据手册集成电路(IC)的时钟发生器PLL频率合成器规格书PDF

PDF无图
厂商型号

CDC582

参数属性

CDC582 封装/外壳为52-TQFP;包装为卷带(TR);类别为集成电路(IC)的时钟发生器PLL频率合成器;产品描述:IC 3.3V PLL CLOCK DRIVER 52-TQFP

功能描述

具有 LVPECL 输出和 LVTTL 输出以及 1/2x、1x 和 2x 频率选项的 3.3V PLL 时钟驱动器

封装外壳

52-TQFP

制造商

TI Texas Instruments

中文名称

德州仪器 美国德州仪器公司

数据手册

下载地址下载地址二

更新时间

2025-8-7 16:49:00

人工找货

CDC582价格和库存,欢迎联系客服免费人工找货

CDC582规格书详情

描述 Description

The CDC582 is a high-performance, low-skew, low-jitter clock driver. It uses a phase-lock loop (PLL) to precisely align the frequency and phase of the clock output signals to the differential LVPECL clock (CLKIN, ) input signals. It is specifically designed to operate at speeds from 50 MHz to 100 MHz or down to 25 MHz on outputs configured as half-frequency outputs. The CDC582 operates at 3.3-V VCC.
The feedback input (FBIN) synchronizes the frequency of the output clocks with the input clock (CLKIN, ) signals. One of the twelve output clocks must be fed back to FBIN for the PLL to maintain synchronization between the differential CLKIN and inputs and the outputs. The output used as feedback is synchronized to the same frequency as the clock (CLKIN and ) inputs.
 
The Y outputs can be configured to switch in phase and at the same frequency as differential clock inputs(CLKIN and ). Select (SEL1, SEL0) inputs configure up to nine Y outputs, in banks of three, to operate at one-half or double the differential clock input frequency, depending upon the feedback configuration (see Tables 1 and 2). All output signal duty cycles are adjusted to 50% independent of the duty cycle at the input clocks.
Output-enable () is provided for output control. When is high, the outputs are in the low state. When is low, the outputs are active. is negative-edge triggered and can be used to reset the outputs operating at half frequency. TEST is used for factory testing of the device and can be used to bypass the PLL. TEST should be strapped to GND for normal operation.
Unlike many products containing a PLL, the CDC582 does not require external RC networks. The loop filter for the PLL is included on chip, minimizing component count, board space, and cost.
Because it is based on PLL circuitry, the CDC582 requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization time is required following power up and application of a fixed-frequency, fixed-phase signal at CLKIN and CLKIN\\, as well as following any changes to the PLL reference or feedback signal. Such changes occur upon change of SEL1 and SEL0, enabling the PLL via TEST, and upon enable of all outputs via .
The CDC582 is characterized for operation from 0°C to 70°C.

特性 Features

·Low Output Skew for Clock-Distribution and Clock-GenerationApplications·Operates at 3.3-V VCC·Distributes Differential LVPECL Clock Inputs to 12TTL-Compatible Outputs·Two Select Inputs Configure Up to Nine Outputs to Operate atOne-Half or Double the Input Frequency·No External RC Network Required·State-of-the-Art EPIC-IIBTM BiCMOS DesignSignificantly Reduces Power Dissipation·External Feedback Input (FBIN) Is Used to Synchronize theOutputs With the Clock Inputs·Application for Synchronous DRAMs·Distributed VCC and Ground Pins Reduce SwitchingNoise·Packaged in 52-Pin Quad FlatpackEPIC-IIB is a trademark of Texas InstrumentsIncorporated. 

技术参数

  • 制造商编号

    :CDC582

  • 生产厂家

    :TI

  • VCC (V)

    :3.3

  • Number of Outputs

    :12

  • Absolute Jitter (Peak-to-Peak Cycle or Period Jitter) (ps)

    :200

  • tsk(o) (ps)

    :500

  • t(phase error) (ps)

    :500

  • Operating Temperature Range (C)

    :0 to 70

  • Rating

    :Catalog

供应商 型号 品牌 批号 封装 库存 备注 价格
TI
25+23+
TQFP52
22479
绝对原装正品全新进口深圳现货
询价
Texas Instruments(德州仪器)
22+
NA
500000
万三科技,秉承原装,购芯无忧
询价
TI
2025+
TQFP52
4845
全新原厂原装产品、公司现货销售
询价
TI
23+
TQFP52
30000
代理全新原装现货,价格优势
询价
TI
16+
TQFP
10000
原装正品
询价
TI
25+
QFP
4500
全新原装、诚信经营、公司现货销售!
询价
TI
24+
52-QFP
158
询价
TI
20+
TQFP52
500
样品可出,优势库存欢迎实单
询价
Rochester
25+
电联咨询
7800
公司现货,提供拆样技术支持
询价
TI
23+
NA
20000
询价