CDC318A数据手册集成电路(IC)的时钟缓冲器驱动器规格书PDF

厂商型号 |
CDC318A |
参数属性 | CDC318A 封装/外壳为48-BSSOP(0.295",7.50mm 宽);包装为卷带(TR);类别为集成电路(IC)的时钟缓冲器驱动器;产品描述:IC CLK BUFFER 1:18 100MHZ 48SSOP |
功能描述 | 具有 I2C 控制接口的 1 线路至 18 线路时钟驱动器 |
封装外壳 | 48-BSSOP(0.295",7.50mm 宽) |
制造商 | TI Texas Instruments |
中文名称 | 德州仪器 美国德州仪器公司 |
数据手册 | |
更新时间 | 2025-8-6 23:00:00 |
人工找货 | CDC318A价格和库存,欢迎联系客服免费人工找货 |
CDC318A规格书详情
描述 Description
The CDC318A is a high-performance clock buffer designed to distribute high-speed clocks in PC applications. This device distributes one input (A) to 18 outputs (Y) with minimum skew for clock distribution. The CDC318A operates from a 3.3-V power supply. It is characterized for operation from 0°C to 70°C.
This device has been designed with consideration for optimized EMI performance. Depending on the application layout, damping resistors in series to the clock outputs (like proposed in the PC100 specification) may not be needed in most cases.
The device provides a standard mode (100K-bits/s) I2C serial interface for device control. The implementation is as a slave/receiver. The device address is specified in the I2C device address table. Both of the I2C inputs (SDATA and SCLOCK) are 5-V tolerant and provide integrated pullup resistors (typically 140 k).
Three 8-bit I2C registers provide individual enable control for each of the outputs. All outputs default to enabled at powerup. Each output can be placed in a disabled mode with a low-level output when a low-level control bit is written to the control register. The registers are write only and must be accessed in sequential order (i.e., random access of the registers is not supported).
The CDC318A provides 3-state outputs for testing and debugging purposes. The outputs can be placed in a high-impedance state via the output-enable (OE) input. When OE is high, all outputs are in the operational state. When OE is low, the outputs are placed in a high-impedance state. OE provides an integrated pullup resistor.
特性 Features
• High-Speed, Low-Skew 1-to-18 Clock Buffer for Synchronous DRAM (SDRAM) Clock Buffering Applications
• Output Skew, tsk(o), Less Than 250 ps
• Pulse Skew, tsk(p), Less Than 500 ps
• Supports up to Four Unbuffered SDRAM Dual Inline Memory Modules (DIMMs)
• I2C Serial Interface Provides Individual Enable Control for Each Output
• Operates at 3.3 V
• Distributed VCC and Ground Pins Reduce Switching Noise
• 100-MHz Operation
• ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015
• Packaged in 48-Pin Shrink Small Outline (DL) Package
技术参数
- 制造商编号
:CDC318A
- 生产厂家
:TI
- Output frequency (Max) (MHz)
:100
- Number of outputs
:18
- Output supply voltage (V)
:3.3
- Core supply voltage (V)
:3.3
- Output skew (ps)
:250
- Features
:I2C interface
- Operating temperature range (C)
:0 to 70
- Rating
:Catalog
- Output type
:LVTTL
- Input type
:LVTTL
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI(德州仪器) |
24+ |
SSOP48300mil |
7350 |
现货供应,当天可交货!免费送样,原厂技术支持!!! |
询价 | ||
TI/德州仪器 |
24+ |
NA/ |
13575 |
原装现货,当天可交货,原型号开票 |
询价 | ||
TEAXS |
2016+ |
SSOP48 |
2000 |
只做原装,假一罚十,公司可开17%增值税发票! |
询价 | ||
TI |
23+ |
NA |
20000 |
全新原装假一赔十 |
询价 | ||
TI |
20+ |
SSOP |
65790 |
原装优势主营型号-可开原型号增税票 |
询价 | ||
TI |
0006+ |
SSOP48 |
84 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
TI |
22+ |
48-SSOP |
5000 |
全新原装,力挺实单 |
询价 | ||
TEXASINSTRUMENTS |
23+ |
NA |
131 |
专做原装正品,假一罚百! |
询价 | ||
TI |
24+ |
SSOP|48 |
55200 |
免费送样原盒原包现货一手渠道联系 |
询价 | ||
TI |
23+ |
SSOP48 |
2640 |
原厂原装正品 |
询价 |