首页>CDC2536>规格书详情

CDC2536中文资料具有 1/2x、1x 和 2x 频率选项的 125MHz、3.3V PLL 时钟驱动器数据手册TI规格书

PDF无图
厂商型号

CDC2536

参数属性

CDC2536 封装/外壳为28-SSOP(0.209",5.30mm 宽);包装为管件;类别为集成电路(IC)的时钟发生器PLL频率合成器;产品描述:IC 3.3V PLL CLK-DRVR 28SSOP

功能描述

具有 1/2x、1x 和 2x 频率选项的 125MHz、3.3V PLL 时钟驱动器

封装外壳

28-SSOP(0.209",5.30mm 宽)

制造商

TI Texas Instruments

中文名称

德州仪器 美国德州仪器公司

数据手册

下载地址下载地址二

更新时间

2025-9-21 14:21:00

人工找货

CDC2536价格和库存,欢迎联系客服免费人工找货

CDC2536规格书详情

描述 Description

The CDC2536 is a high-performance, low-skew, low-jitter clock driver. It uses a phase-lock loop (PLL) to precisely align, in both frequency and phase, the clock output signals to the clock input (CLKIN) signal. It is specifically designed for use with synchronous DRAMs and popular microprocessors operating at speeds from 50 MHz to 100 MHz or down to 25 MHz on outputs configured as half-frequency outputs. The CDC2536 operates at 3.3-V VCC and is designed to drive a 50-W transmission line. The CDC2536 also provides on-chip series-damping resistors, eliminating the need for external termination components. The feedback (FBIN) input is used to synchronize the output clocks in frequency and phase to the input clock (CLKIN). One of the six output clocks must be fed back to FBIN for the PLL to maintain synchronization between CLKIN and the outputs. The output used as the feedback pin is synchronized to the same frequency as CLKIN. The Y outputs can be configured to switch in phase and at the same frequency as CLKIN. The select (SEL) input configures three Y outputs to operate at one-half or double the CLKIN frequency, depending on which pin is fed back to FBIN (see Tables 1 and 2). All output signal duty cycles are adjusted to 50% independent of the duty cycle at the input clock. Output-enable (OE)\\ is provided for output control. When OE\\ is high, the outputs are in the high-impedance state. When OE\\ is low, the outputs are active. TEST is used for factory testing of the device and can be use to bypass the PLL. TEST should be strapped to GND for normal operation. Unlike many products containing PLLs, the CDC2536 does not require external RC networks. The loop filter for the PLL is included on-chip, minimizing component count, board space, and cost.

Because it is based on PLL circuitry, the CDC2536 requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization time is required following power up and application of a fixed-frequency, fixed-phase signal at CLKIN, as well as following any changes to the PLL reference or feedback signals. Such changes occur upon change of SEL, enabling the PLL via TEST, and upon enable of all outputs via OE\\.

The CDC2536 is characterized for operation from 0°C to 70°C.

特性 Features

• Low Output Skew for Clock-Distribution and Clock-Generation Applications
• Distributes One Clock Input to Six Outputs
• No External RC Network Required
• External Feedback Pin (FBIN) Is Used to Synchronize the Outputs to the Clock Input
• TTL-Compatible Inputs and Outputs
• State-of-the-Art EPIC-IIB™ BiCMOS Design Significantly Reduces Power Dissipation
• Packaged in Plastic 28-Pin Shrink Small-Outline Package
EPIC-IIB is a trademark of Texas Instruments.

技术参数

  • 制造商编号

    :CDC2536

  • 生产厂家

    :TI

  • Additive RMS jitter (Typ) (fs)

    :200

  • Output frequency (Max) (MHz)

    :125

  • Number of outputs

    :6

  • Output supply voltage (V)

    :3.3

  • Core supply voltage (V)

    :3.3

  • Output skew (ps)

    :500

  • Features

    :Spread spectrum clocking (SSC)

  • Operating temperature range (C)

    :0 to 70

  • Rating

    :Catalog

  • Output type

    :TTL

  • Input type

    :TTL

供应商 型号 品牌 批号 封装 库存 备注 价格
Texas
25+
25000
原厂原包 深圳现货 主打品牌 假一赔百 可开票!
询价
TI/德州仪器
22+
SSOP28L
14008
原装正品
询价
TI
20+
SSOP
53650
TI原装主营-可开原型号增税票
询价
TI
22+
SSOP
1461
原装现货库存.价格优势!!
询价
TI
20+
SSOP28L
2960
诚信交易大量库存现货
询价
TI
23+
SSOP
12800
公司只有原装 欢迎来电咨询。
询价
TI
98+
SSOP
664
一级代理,专注军工、汽车、医疗、工业、新能源、电力
询价
TI
05+
SSOP-28
450
原装现货海量库存欢迎咨询
询价
TI
24+
SOP-8
5650
公司原厂原装现货假一罚十!特价出售!强势库存!
询价
TI/TEXAS
23+
SSOP-28
8931
询价