首页 >CD74HC73>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

CD74HC73

具有复位功能的高速 CMOS 逻辑双路负边沿触发式 J-K 触发器

The ’HC73 and CD74HCT73 utilize silicon gate CMOS technology to achieve operating speeds equivalent to LSTTL parts. They exhibit the low power consumption of standard CMOS integrated circuits, together with the ability to drive 10 LSTTL loads.\n\n These flip-flops have independent J, K, Reset and Cl • Hysteresis on Clock Inputs for Improved Noise Immunity and Increased Input Rise and Fall Times\n• Complementary Outputs\n• Typical fMAX = 60MHz at VCC = 5V, CL = 15pF, TA = 25°C\n• Standard Outputs . . . . . 10 LSTTL Loads\n• Wide Operating Temperature Range . . . –55°C to 125°C\n• Significant Pow;

TI

德州仪器

CD74HC73M

丝印:HC73M;Package:SOIC;CDx4HC73 CD74HCT73 Dual J-K Flip-Flop with Reset Negative-Edge Trigger

1 Features • Hysteresis on clock inputs for improved noise immunity and increased input rise and fall times • Asynchronous reset • Complementary outputs • Buffered inputs • Typical fMAX = 60 MHz at VCC = 5 V, CL = 15 pF, TA = 25℃ • Fanout (over temperature range) – Standard outputs: 10 LS

文件:1.14847 Mbytes 页数:24 Pages

TI

德州仪器

CD74HC73M96

丝印:HC73M;Package:SOIC;CDx4HC73 CD74HCT73 Dual J-K Flip-Flop with Reset Negative-Edge Trigger

1 Features • Hysteresis on clock inputs for improved noise immunity and increased input rise and fall times • Asynchronous reset • Complementary outputs • Buffered inputs • Typical fMAX = 60 MHz at VCC = 5 V, CL = 15 pF, TA = 25℃ • Fanout (over temperature range) – Standard outputs: 10 LS

文件:1.14847 Mbytes 页数:24 Pages

TI

德州仪器

CD74HC73M96.A

丝印:HC73M;Package:SOIC;CDx4HC73 CD74HCT73 Dual J-K Flip-Flop with Reset Negative-Edge Trigger

1 Features • Hysteresis on clock inputs for improved noise immunity and increased input rise and fall times • Asynchronous reset • Complementary outputs • Buffered inputs • Typical fMAX = 60 MHz at VCC = 5 V, CL = 15 pF, TA = 25℃ • Fanout (over temperature range) – Standard outputs: 10 LS

文件:1.14847 Mbytes 页数:24 Pages

TI

德州仪器

CD74HC73MT

丝印:HC73M;Package:SOIC;CDx4HC73 CD74HCT73 Dual J-K Flip-Flop with Reset Negative-Edge Trigger

1 Features • Hysteresis on clock inputs for improved noise immunity and increased input rise and fall times • Asynchronous reset • Complementary outputs • Buffered inputs • Typical fMAX = 60 MHz at VCC = 5 V, CL = 15 pF, TA = 25℃ • Fanout (over temperature range) – Standard outputs: 10 LS

文件:1.14847 Mbytes 页数:24 Pages

TI

德州仪器

CD74HC73E

Dual J-K Flip-Flop with Reset Negative-Edge Trigger

文件:452.31 Kbytes 页数:15 Pages

TI

德州仪器

CD74HC73E

Dual J-K Flip-Flop with Reset Negative-Edge Trigger

文件:266.53 Kbytes 页数:13 Pages

TI

德州仪器

CD74HC73E

Dual J-K Flip-Flop with Reset Negative-Edge Trigger

文件:422.72 Kbytes 页数:15 Pages

TI

德州仪器

CD74HC73E

Dual J-K Flip-Flop with Reset Negative-Edge Trigger

文件:57.26 Kbytes 页数:8 Pages

TI

德州仪器

CD74HC73EE4

Dual J-K Flip-Flop with Reset Negative-Edge Trigger

文件:266.53 Kbytes 页数:13 Pages

TI

德州仪器

技术参数

  • Technology Family:

    HC

  • Supply voltage (Min) (V):

    2

  • Supply voltage (Max) (V):

    6

  • Input type:

    Standard CMOS

  • Output type:

    Push-Pull

  • Clock Frequency (MHz):

    24

  • ICC (Max) (uA):

    40

  • IOL (Max) (mA):

    6

  • IOH (Max) (mA):

    -6

  • Features:

    Balanced outputs

供应商型号品牌批号封装库存备注价格
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
询价
RCA
24+/25+
100
原装正品现货库存价优
询价
TI
24+
全新原装现货特价南京苏州
5650
公司原厂原装现货假一罚十!特价出售!强势库存!
询价
TI
2016+
SOP14
6000
公司只做原装,假一罚十,可开17%增值税发票!
询价
24+
SOIC-14
90
询价
TI
23+
SOP14
5000
原装正品,假一罚十
询价
TI
16+
原厂封装
10000
全新原装正品,代理优势渠道供应,欢迎来电咨询
询价
HARRIS
175
全新原装 货期两周
询价
TI
23+
14-SOIC
65600
询价
TI
24+
SMD
10000
全新原厂原装,进口正品现货,正规渠道可含税!!
询价
更多CD74HC73供应商 更新时间2025-12-1 15:02:00