首页 >CD74ACT112>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

CD74ACT112

DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

Inputs Are TTL-Voltage Compatible Speed of Bipolar F, AS, and S, With Significantly Reduced Power Consumption Balanced Propagation Delays 24-mA Output Drive Current Fanout to 15 F Devices SCR-Latchup-Resistant CMOS Process and Circuit Design Exceeds 2-kV ESD Protection Per MIL-STD-883, Me

文件:323.94 Kbytes 页数:12 Pages

TI

德州仪器

CD74ACT112

Dual j-k Flip-Flop with Set and Reset

文件:228.31 Kbytes 页数:8 Pages

TI

德州仪器

CD74ACT112

DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

文件:546.06 Kbytes 页数:13 Pages

TI

德州仪器

CD74ACT112

具有设置和复位端的双路负边沿触发式 J-K 触发器

The ’ACT112 devices contain two independent J-K negative-edge-triggered flip-flops. A low level at the preset (PRE)\\ or clear (CLR)\\ inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE\\ and CLR\\ are inactive (high), data at the J and K inputs meeting the set • Inputs Are TTL-Voltage Compatible\n• Speed of Bipolar F, AS, and S, With Significantly Reduced Power Consumption\n• Balanced Propagation Delays\n• ±24-mA Output Drive Current \n• Fanout to 15 F Devices\n \n• SCR-Latchup-Resistant CMOS Process and Circuit Design\n• Exceeds 2-kV ESD Protection Per M;

TI

德州仪器

CD74ACT112M

丝印:ACT112M;Package:SOIC;DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

Inputs Are TTL-Voltage Compatible Speed of Bipolar F, AS, and S, With Significantly Reduced Power Consumption Balanced Propagation Delays 24-mA Output Drive Current Fanout to 15 F Devices SCR-Latchup-Resistant CMOS Process and Circuit Design Exceeds 2-kV ESD Protection Per MIL-STD-883, Me

文件:323.94 Kbytes 页数:12 Pages

TI

德州仪器

CD74ACT112M96

丝印:ACT112M;Package:SOIC;DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

Inputs Are TTL-Voltage Compatible Speed of Bipolar F, AS, and S, With Significantly Reduced Power Consumption Balanced Propagation Delays 24-mA Output Drive Current Fanout to 15 F Devices SCR-Latchup-Resistant CMOS Process and Circuit Design Exceeds 2-kV ESD Protection Per MIL-STD-883, Me

文件:323.94 Kbytes 页数:12 Pages

TI

德州仪器

CD74ACT112M96.A

丝印:ACT112M;Package:SOIC;DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

Inputs Are TTL-Voltage Compatible Speed of Bipolar F, AS, and S, With Significantly Reduced Power Consumption Balanced Propagation Delays 24-mA Output Drive Current Fanout to 15 F Devices SCR-Latchup-Resistant CMOS Process and Circuit Design Exceeds 2-kV ESD Protection Per MIL-STD-883, Me

文件:323.94 Kbytes 页数:12 Pages

TI

德州仪器

CD74ACT112M

DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

文件:546.06 Kbytes 页数:13 Pages

TI

德州仪器

CD74ACT112M96

DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

文件:546.06 Kbytes 页数:13 Pages

TI

德州仪器

CD74ACT112M96E4

DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

文件:546.06 Kbytes 页数:13 Pages

TI

德州仪器

技术参数

  • Technology Family:

    ACT

  • Supply voltage (Min) (V):

    4.5

  • Supply voltage (Max) (V):

    5.5

  • Input type:

    TTL

  • Output type:

    Push-Pull

  • Clock Frequency (MHz):

    100

  • ICC (Max) (uA):

    80

  • IOL (Max) (mA):

    24

  • IOH (Max) (mA):

    -24

  • Features:

    Balanced outputs

供应商型号品牌批号封装库存备注价格
TI
24+
SOIC|16
798400
免费送样原盒原包现货一手渠道联系
询价
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
询价
TI
24+
2285
询价
HARRIS
23+
DIP-8
5000
原装正品,假一罚十
询价
TI
16+
原厂封装
10000
全新原装正品,代理优势渠道供应,欢迎来电咨询
询价
TI
23+
16-SOIC
65600
询价
HAR
20+
SOP16
11520
特价全新原装公司现货
询价
Texas Instruments
24+
16-SOIC(0.154
56300
询价
TI/德州仪器
2447
SOIC
100500
一级代理专营品牌!原装正品,优势现货,长期排单到货
询价
TI
25+
IC
9854
就找我吧!--邀您体验愉快问购元件!
询价
更多CD74ACT112供应商 更新时间2025-10-6 10:12:00