首页>CD54ACT163>规格书详情
CD54ACT163数据手册TI中文资料规格书
CD54ACT163规格书详情
描述 Description
The ACT163 devices are 4-bit binary counters. These synchronous, presettable counters feature an internal carry look-ahead for application in high-speed counting designs. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change, coincident with each other, when instructed by the count-enable (ENP, ENT) inputs and internal gating. This mode of operation eliminates the output counting spikes normally associated with synchronous (ripple-clock) counters. A buffered clock (CLK) input triggers the four flip-flops on the rising (positive-going) edge of the clock waveform.
The counters are fully programmable; that is, they can be preset to any number between 0 and 9 or 15. Presetting is synchronous; therefore, setting up a low level at the load input disables the counter and causes the outputs to agree with the setup data after the next clock pulse, regardless of the levels of the enable inputs.
The clear function is synchronous. A low level at the clear (CLR)\\ input sets all four of the flip-flop outputs low after the next low-to-high transition of CLK, regardless of the levels of the enable inputs. This synchronous clear allows the count length to be modified easily by decoding the Q outputs for the maximum count desired. The active-low output of the gate used for decoding is connected to CLR\\ to synchronously clear the counter to 0000 (LLLL).
The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without additional gating. ENP, ENT, and a ripple-carry output (RCO) are instrumental in accomplishing this function. Both ENP and ENT must be high to count, and ENT is fed forward to enable RCO. Enabling RCO produces a high-level pulse while the count is maximum (9 or 15 with QA high). This high-level overflow ripple-carry pulse can be used to enable successive cascaded stages. Transitions at ENP or ENT are allowed, regardless of the level of CLK.
These devices feature a fully independent clock circuit. Changes at control inputs (ENP, ENT, or LOAD\\) that modify the operating mode have no effect on the contents of the counter until clocking occurs. The function of the counter (whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the stable setup and hold times.
特性 Features
• Inputs Are TTL-Voltage Compatible
• Internal Look-Ahead for Fast Counting
• Carry Output for n-Bit Cascading
• Synchronous Counting
• Synchronously Programmable
技术参数
- 制造商编号
:CD54ACT163
- 生产厂家
:TI
- VCC(Min)(V)
:4.5
- VCC(Max)(V)
:5.5
- Bits(#)
:4
- Voltage(Nom)(V)
:5
- F @ nom voltage(Max)(MHz)
:90
- ICC @ nom voltage(Max)(mA)
:0.08
- tpd @ nom Voltage(Max)(ns)
:15
- IOL(Max)(mA)
:24
- IOH(Max)(mA)
:-24
- Function
:Counter
- Type
:Binary
- Rating
:Military
- Operating temperature range(C)
:-55 to 125
- Package Group
:CDIP | 16
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
HAR |
22+ |
CDIP |
12245 |
现货,原厂原装假一罚十! |
询价 | ||
H |
2308+ |
DIP |
4862 |
只做进口原装!假一赔百!自己库存价优! |
询价 | ||
HAR |
23+ |
CDIP |
50000 |
全新原装正品现货,支持订货 |
询价 | ||
HAR |
24+ |
5650 |
公司原厂原装现货假一罚十!特价出售!强势库存! |
询价 | |||
TI |
22+ |
DIP |
5000 |
询价 | |||
TI/德州仪器 |
24+ |
DIP |
380 |
只供应原装正品 欢迎询价 |
询价 | ||
TI/德州仪器 |
23+ |
CDIP-16 |
5000 |
只有原装,欢迎来电咨询! |
询价 | ||
HARRIS |
23+ |
DIP |
90000 |
一定原装房间现货 |
询价 | ||
Texas Instruments |
2022+ |
原厂原包装 |
8600 |
全新原装 支持表配单 中国著名电子元器件独立分销 |
询价 | ||
TI |
21+ |
DIP |
380 |
原装现货假一赔十 |
询价 |