首页>CD54ACT112>规格书详情
CD54ACT112数据手册TI中文资料规格书
CD54ACT112规格书详情
描述 Description
The ACT112 devices contain two independent J-K negative-edge-triggered flip-flops. A low level at the preset (PRE)\\ or clear (CLR)\\ inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE\\ and CLR\\ are inactive (high), data at the J and K inputs meeting the setup-time requirements is transferred to the outputs on the negative-going edge of the clock pulse (CLK). Clock triggering occurs at a voltage level and is not directly related to the fall time of the clock pulse. Following the hold-time interval, data at the J and K inputs may be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by tying J and K high.
特性 Features
• Inputs Are TTL-Voltage Compatible
• Speed of Bipolar F, AS, and S, With Significantly Reduced Power Consumption
• Balanced Propagation Delays
• ±24-mA Output Drive Current
• Fanout to 15 F Devices
• SCR-Latchup-Resistant CMOS Process and Circuit Design
• Exceeds 2-kV ESD Protection Per MIL-STD-883, Method 3015
技术参数
- 制造商编号
:CD54ACT112
- 生产厂家
:TI
- Technology Family
:ACT
- Supply voltage (Min) (V)
:4.5
- Supply voltage (Max) (V)
:5.5
- Input type
:TTL
- Output type
:Push-Pull
- Clock Frequency (MHz)
:100
- ICC (Max) (uA)
:80
- IOL (Max) (mA)
:-24
- IOH (Max) (mA)
:24
- Features
:Balanced outputs
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
Texas Instruments |
2022+ |
原厂原包装 |
8600 |
全新原装 支持表配单 中国著名电子元器件独立分销 |
询价 | ||
TI |
2020+ |
18 |
百分百原装正品 真实公司现货库存 本公司只做原装 可 |
询价 | |||
HAR |
24+ |
NA/ |
12 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
询价 | ||
HAR |
25+ |
DIP |
12 |
原装正品,假一罚十! |
询价 | ||
TI |
三年内 |
1983 |
只做原装正品 |
询价 | |||
HAR |
91+ |
DIP |
12 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
HAR |
1948+ |
CDIP16 |
6852 |
只做原装正品现货!或订货假一赔十! |
询价 | ||
TI |
23+ |
CDIP |
3260 |
绝对全新原装!优势供货渠道!特价!请放心订购! |
询价 | ||
HAR |
QQ咨询 |
CDIP |
1009 |
全新原装 研究所指定供货商 |
询价 | ||
22+ |
5000 |
询价 |