首页 >CD54ACT112>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

CD54ACT112

Dual “J-K” Flip-Flop with Set and Reset

Description The CD54AC112/3A and CD54ACT112/3A are dual “J-K” flip-flops with set and reset that utilize the Harris Advanced CMOS Logic technology. The CD54AC112/3A and CD54ACT112/3A are supplied in 16 lead dual-in-line ceramic packages (F suffix).

文件:10.3 Kbytes 页数:1 Pages

Intersil

CD54ACT112

DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

Inputs Are TTL-Voltage Compatible Speed of Bipolar F, AS, and S, With Significantly Reduced Power Consumption Balanced Propagation Delays 24-mA Output Drive Current Fanout to 15 F Devices SCR-Latchup-Resistant CMOS Process and Circuit Design Exceeds 2-kV ESD Protection Per MIL-STD-883, Me

文件:323.94 Kbytes 页数:12 Pages

TI

德州仪器

CD54ACT112

DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

文件:546.06 Kbytes 页数:13 Pages

TI

德州仪器

CD54ACT112

Dual j-k Flip-Flop with Set and Reset

文件:228.31 Kbytes 页数:8 Pages

TI

德州仪器

CD54ACT112F3A

丝印:CD54ACT112F3A;Package:CDIP;DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

Inputs Are TTL-Voltage Compatible Speed of Bipolar F, AS, and S, With Significantly Reduced Power Consumption Balanced Propagation Delays 24-mA Output Drive Current Fanout to 15 F Devices SCR-Latchup-Resistant CMOS Process and Circuit Design Exceeds 2-kV ESD Protection Per MIL-STD-883, Me

文件:323.94 Kbytes 页数:12 Pages

TI

德州仪器

CD54ACT112F3A.A

丝印:CD54ACT112F3A;Package:CDIP;DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

Inputs Are TTL-Voltage Compatible Speed of Bipolar F, AS, and S, With Significantly Reduced Power Consumption Balanced Propagation Delays 24-mA Output Drive Current Fanout to 15 F Devices SCR-Latchup-Resistant CMOS Process and Circuit Design Exceeds 2-kV ESD Protection Per MIL-STD-883, Me

文件:323.94 Kbytes 页数:12 Pages

TI

德州仪器

CD54ACT112

具有设置和复位端的双路负边沿触发式 J-K 触发器

The ’ACT112 devices contain two independent J-K negative-edge-triggered flip-flops. A low level at the preset (PRE)\\ or clear (CLR)\\ inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE\\ and CLR\\ are inactive (high), data at the J and K inputs meeting the set • Inputs Are TTL-Voltage Compatible\n• Speed of Bipolar F, AS, and S, With Significantly Reduced Power Consumption\n• Balanced Propagation Delays\n• ±24-mA Output Drive Current \n• Fanout to 15 F Devices\n \n• SCR-Latchup-Resistant CMOS Process and Circuit Design\n• Exceeds 2-kV ESD Protection Per M;

TI

德州仪器

CD54ACT112

Dual “J-K” Flip-Flop with Set and Reset

Renesas

瑞萨

CD54ACT112_08

DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

文件:546.06 Kbytes 页数:13 Pages

TI

德州仪器

CD54ACT112F3A

DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

文件:546.06 Kbytes 页数:13 Pages

TI

德州仪器

技术参数

  • Technology Family:

    ACT

  • Supply voltage (Min) (V):

    4.5

  • Supply voltage (Max) (V):

    5.5

  • Input type:

    TTL

  • Output type:

    Push-Pull

  • Clock Frequency (MHz):

    100

  • ICC (Max) (uA):

    80

  • IOL (Max) (mA):

    -24

  • IOH (Max) (mA):

    24

  • Features:

    Balanced outputs

供应商型号品牌批号封装库存备注价格
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
询价
TI
25+
18
百分百原装正品 真实公司现货库存 本公司只做原装 可
询价
HARRIS
23+
DIP14
5000
原装正品,假一罚十
询价
RCA
24+
DIP-16
2
询价
HAR
23+
CDIP16
8650
受权代理!全新原装现货特价热卖!
询价
TI
三年内
1983
只做原装正品
询价
HAR
23+
DIP
50000
全新原装正品现货,支持订货
询价
HARRIS
25+
116
公司优势库存 热卖中!
询价
HAR
91+
DIP
12
一级代理,专注军工、汽车、医疗、工业、新能源、电力
询价
Texas Instruments
2022+
原厂原包装
8600
全新原装 支持表配单 中国著名电子元器件独立分销
询价
更多CD54ACT112供应商 更新时间2025-11-19 15:01:00