首页>CD54ACT161>规格书详情
CD54ACT161中文资料具有异步复位的同步可预设的二进制计数器数据手册TI规格书
CD54ACT161规格书详情
描述 Description
The ACT161 devices are 4-bit binary counters. These synchronous, presettable counters feature an internal carry look-ahead for application in high-speed counting designs. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincident with each other when so instructed by the count-enable (ENP, ENT) inputs and internal gating. This mode of operation eliminates the output counting spikes that normally are associated with synchronous (ripple-clock) counters. A buffered clock (CLK) input triggers the four flip-flops on the rising (positive-going) edge of the clock waveform.
These devices are fully programmable; that is, they can be preset to any number between 0 and 9 or 15. Presetting is synchronous; therefore, setting up a low level at the load input disables the counter and causes the outputs to agree with the setup data after the next clock pulse, regardless of the levels of the enable inputs.
The clear function is asynchronous. A low level at the clear (CLR)\\ input sets all four of the flip-flop outputs low, regardless of the levels of the CLK, load (LOAD)\\, or enable inputs.
The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without additional gating. Instrumental in accomplishing this function are ENP, ENT, and a ripple-carry output (RCO). Both ENP and ENT must be high to count, and ENT is fed forward to enable RCO. Enabling RCO produces a high-level pulse while the count is maximum (9 or 15 with QA high). This high-level overflow ripple-carry pulse can be used to enable successive cascaded stages. Transitions at ENP or ENT are allowed, regardless of the level of CLK.
The counters feature a fully independent clock circuit. Changes at control inputs (ENP, ENT, or LOAD\\) that modify the operating mode have no effect on the contents of the counter until clocking occurs. The function of the counter (whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the stable setup and hold times.
特性 Features
• Inputs Are TTL-Voltage Compatible
• Internal Look-Ahead for Fast Counting
• Carry Output for n-Bit Cascading
• Synchronous Counting
• Synchronously Programmable
• SCR-Latchup-Resistant CMOS Process and Circuit Design
• Exceeds 2-kV ESD Protection per MIL-STD-883, Method 3015
技术参数
- 制造商编号
:CD54ACT161
- 生产厂家
:TI
- VCC(Min)(V)
:4.5
- VCC(Max)(V)
:5.5
- Bits(#)
:4
- Voltage(Nom)(V)
:5
- F @ nom voltage(Max)(MHz)
:90
- ICC @ nom voltage(Max)(mA)
:0.08
- tpd @ nom Voltage(Max)(ns)
:15
- IOL(Max)(mA)
:24
- IOH(Max)(mA)
:-24
- Function
:Counter
- Type
:Binary
- Rating
:Military
- Operating temperature range(C)
:-55 to 125
- Package Group
:CDIP | 16
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
TI |
25+ |
CDIP-16 |
18746 |
样件支持,可原厂排单订货! |
询价 | ||
TI |
25+ |
CDIP-16 |
18798 |
正规渠道,免费送样。支持账期,BOM一站式配齐 |
询价 | ||
RCA |
2026+ |
CDIP-16 |
105 |
原装正品,假一罚十! |
询价 | ||
TI |
1437 |
CDIP16 |
211 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
TI |
三年内 |
1983 |
只做原装正品 |
询价 | |||
HARRIS |
25+ |
1 |
公司优势库存 热卖中! |
询价 | |||
CYPRESS |
22+ |
5000 |
只做原装鄙视假货15118075546 |
询价 | |||
HAR |
22+ |
CDIP |
12245 |
现货,原厂原装假一罚十! |
询价 | ||
TI |
24+ |
CDIP-16 |
600 |
“芯达集团”专营军工百分之百原装进口 |
询价 | ||
TI |
23+ |
CDIP |
3200 |
绝对全新原装!优势供货渠道!特价!请放心订购! |
询价 |


