首页>CD54ACT161>规格书详情
CD54ACT161数据手册TI中文资料规格书
CD54ACT161规格书详情
描述 Description
The ACT161 devices are 4-bit binary counters. These synchronous, presettable counters feature an internal carry look-ahead for application in high-speed counting designs. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincident with each other when so instructed by the count-enable (ENP, ENT) inputs and internal gating. This mode of operation eliminates the output counting spikes that normally are associated with synchronous (ripple-clock) counters. A buffered clock (CLK) input triggers the four flip-flops on the rising (positive-going) edge of the clock waveform.
These devices are fully programmable; that is, they can be preset to any number between 0 and 9 or 15. Presetting is synchronous; therefore, setting up a low level at the load input disables the counter and causes the outputs to agree with the setup data after the next clock pulse, regardless of the levels of the enable inputs.
The clear function is asynchronous. A low level at the clear (CLR)\\ input sets all four of the flip-flop outputs low, regardless of the levels of the CLK, load (LOAD)\\, or enable inputs.
The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without additional gating. Instrumental in accomplishing this function are ENP, ENT, and a ripple-carry output (RCO). Both ENP and ENT must be high to count, and ENT is fed forward to enable RCO. Enabling RCO produces a high-level pulse while the count is maximum (9 or 15 with QA high). This high-level overflow ripple-carry pulse can be used to enable successive cascaded stages. Transitions at ENP or ENT are allowed, regardless of the level of CLK.
The counters feature a fully independent clock circuit. Changes at control inputs (ENP, ENT, or LOAD\\) that modify the operating mode have no effect on the contents of the counter until clocking occurs. The function of the counter (whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the stable setup and hold times.
特性 Features
• Inputs Are TTL-Voltage Compatible
• Internal Look-Ahead for Fast Counting
• Carry Output for n-Bit Cascading
• Synchronous Counting
• Synchronously Programmable
• SCR-Latchup-Resistant CMOS Process and Circuit Design
• Exceeds 2-kV ESD Protection per MIL-STD-883, Method 3015
技术参数
- 制造商编号
:CD54ACT161
- 生产厂家
:TI
- VCC(Min)(V)
:4.5
- VCC(Max)(V)
:5.5
- Bits(#)
:4
- Voltage(Nom)(V)
:5
- F @ nom voltage(Max)(MHz)
:90
- ICC @ nom voltage(Max)(mA)
:0.08
- tpd @ nom Voltage(Max)(ns)
:15
- IOL(Max)(mA)
:24
- IOH(Max)(mA)
:-24
- Function
:Counter
- Type
:Binary
- Rating
:Military
- Operating temperature range(C)
:-55 to 125
- Package Group
:CDIP | 16
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI |
24+ |
CDIP16 |
5000 |
全新原装正品,现货销售 |
询价 | ||
HAR |
23+ |
CDIP |
8650 |
受权代理!全新原装现货特价热卖! |
询价 | ||
TI/德州仪器 |
QQ咨询 |
DIP |
450 |
全新原装 研究所指定供货商 |
询价 | ||
RCA |
25+ |
CDIP-16 |
105 |
原装正品,假一罚十! |
询价 | ||
TI |
24+ |
DIP |
5000 |
只做原装公司现货 |
询价 | ||
TI/德州仪器 |
24+ |
CDIP16 |
224 |
只供应原装正品 欢迎询价 |
询价 | ||
TI |
24+ |
CDIP|16 |
70230 |
免费送样原盒原包现货一手渠道联系 |
询价 | ||
TI |
23+ |
CDIP16 |
3200 |
公司只做原装,可来电咨询 |
询价 | ||
H |
24+ |
DIP |
300 |
进口原装正品优势供应 |
询价 | ||
harris |
16+ |
原厂封装 |
10000 |
全新原装正品,代理优势渠道供应,欢迎来电咨询 |
询价 |