首页>CD54ACT112F3A>规格书详情

CD54ACT112F3A中文资料德州仪器数据手册PDF规格书

CD54ACT112F3A
厂商型号

CD54ACT112F3A

功能描述

DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

丝印标识

CD54ACT112F3A

封装外壳

CDIP

文件大小

323.94 Kbytes

页面数量

12

生产厂商 Texas Instruments
企业简称

TI2德州仪器

中文名称

美国德州仪器公司官网

原厂标识
数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-6-22 23:56:00

人工找货

CD54ACT112F3A价格和库存,欢迎联系客服免费人工找货

CD54ACT112F3A规格书详情

Inputs Are TTL-Voltage Compatible

Speed of Bipolar F, AS, and S, With

Significantly Reduced Power Consumption

Balanced Propagation Delays

24-mA Output Drive Current

Fanout to 15 F Devices

SCR-Latchup-Resistant CMOS Process and

Circuit Design

Exceeds 2-kV ESD Protection Per

MIL-STD-883, Method 3015

description/ordering information

The ’ACT112 devices contain two independent J-K negative-edge-triggered flip-flops. A low level at the preset

(PRE) or clear (CLR) inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE

and CLR are inactive (high), data at the J and K inputs meeting the setup-time requirements is transferred to

the outputs on the negative-going edge of the clock pulse (CLK). Clock triggering occurs at a voltage level and

is not directly related to the fall time of the clock pulse. Following the hold-time interval, data at the J and K inputs

may be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle

flip-flops by tying J and K high.

供应商 型号 品牌 批号 封装 库存 备注 价格
BOURNS
24+
N/A
10000
公司现货库存,支持实单
询价
HAR
24+
NA/
12
优势代理渠道,原装正品,可全系列订货开增值税票
询价
HAR
24+
DIP
80000
只做自己库存,全新原装进口正品假一赔百,可开13%增
询价
HAR
25+
DIP
12
原装正品,假一罚十!
询价
TI
25+23+
DIP
51826
绝对原装正品现货,全新深圳原装进口现货
询价
RCA
23+
QFP
3200
全新原装、诚信经营、公司现货销售!
询价
RCA
24+
DIP-16
2
询价
HARRIS
98+
116
公司优势库存 热卖中!
询价
TI
23+
DIP
5000
原装正品,假一罚十
询价
TI/德州仪器
24+
CDIP-16
25500
授权代理直销,原厂原装现货,假一罚十,特价销售
询价