首页>CD54ACT112F3A>规格书详情
CD54ACT112F3A中文资料德州仪器数据手册PDF规格书
CD54ACT112F3A规格书详情
Inputs Are TTL-Voltage Compatible
Speed of Bipolar F, AS, and S, With
Significantly Reduced Power Consumption
Balanced Propagation Delays
24-mA Output Drive Current
Fanout to 15 F Devices
SCR-Latchup-Resistant CMOS Process and
Circuit Design
Exceeds 2-kV ESD Protection Per
MIL-STD-883, Method 3015
description/ordering information
The ’ACT112 devices contain two independent J-K negative-edge-triggered flip-flops. A low level at the preset
(PRE) or clear (CLR) inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE
and CLR are inactive (high), data at the J and K inputs meeting the setup-time requirements is transferred to
the outputs on the negative-going edge of the clock pulse (CLK). Clock triggering occurs at a voltage level and
is not directly related to the fall time of the clock pulse. Following the hold-time interval, data at the J and K inputs
may be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle
flip-flops by tying J and K high.
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
22+ |
5000 |
询价 | |||||
HAR |
91+ |
DIP |
12 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
HARRIS |
98+ |
116 |
公司优势库存 热卖中! |
询价 | |||
TI |
25+23+ |
DIP |
51826 |
绝对原装正品现货,全新深圳原装进口现货 |
询价 | ||
RCA |
25+ |
QFP |
3200 |
全新原装、诚信经营、公司现货销售! |
询价 | ||
RCA |
24+ |
DIP-16 |
2 |
询价 | |||
HAR |
QQ咨询 |
CDIP |
1009 |
全新原装 研究所指定供货商 |
询价 | ||
TI |
23+ |
CDIP |
3260 |
绝对全新原装!优势供货渠道!特价!请放心订购! |
询价 | ||
HAR |
23+ |
CDIP |
10000 |
原厂授权一级代理,专业海外优势订货,价格优势、品种 |
询价 | ||
BOURNS |
24+ |
N/A |
10000 |
公司现货库存,支持实单 |
询价 |