首页>CD54ACT112>规格书详情
CD54ACT112中文资料德州仪器数据手册PDF规格书
CD54ACT112规格书详情
Inputs Are TTL-Voltage Compatible
Speed of Bipolar F, AS, and S, With
Significantly Reduced Power Consumption
Balanced Propagation Delays
24-mA Output Drive Current
Fanout to 15 F Devices
SCR-Latchup-Resistant CMOS Process and
Circuit Design
Exceeds 2-kV ESD Protection Per
MIL-STD-883, Method 3015
description/ordering information
The ’ACT112 devices contain two independent J-K negative-edge-triggered flip-flops. A low level at the preset
(PRE) or clear (CLR) inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE
and CLR are inactive (high), data at the J and K inputs meeting the setup-time requirements is transferred to
the outputs on the negative-going edge of the clock pulse (CLK). Clock triggering occurs at a voltage level and
is not directly related to the fall time of the clock pulse. Following the hold-time interval, data at the J and K inputs
may be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle
flip-flops by tying J and K high.
产品属性
- 型号:
CD54ACT112
- 制造商:
TI
- 制造商全称:
Texas Instruments
- 功能描述:
Dual j-k Flip-Flop with Set and Reset
| 供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
|---|---|---|---|---|---|---|---|
HAR |
91+ |
DIP |
12 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
TI/德州仪器 |
22+ |
CDIP |
12245 |
现货,原厂原装假一罚十! |
询价 | ||
HAR |
23+ |
CDIP |
10000 |
原厂授权一级代理,专业海外优势订货,价格优势、品种 |
询价 | ||
TI |
三年内 |
1983 |
只做原装正品 |
询价 | |||
24+ |
N/A |
57000 |
一级代理-主营优势-实惠价格-不悔选择 |
询价 | |||
TI |
23+ |
7300 |
专注配单,只做原装进口现货 |
询价 | |||
HAR |
23+ |
DIP |
50000 |
全新原装正品现货,支持订货 |
询价 | ||
TI |
23+ |
N/A |
12800 |
公司只有原装 欢迎来电咨询。 |
询价 | ||
TI |
25+23+ |
DIP |
51826 |
绝对原装正品现货,全新深圳原装进口现货 |
询价 | ||
TI |
25+ |
N/A |
3200 |
原装正品长期现货 |
询价 |


