ADS6242中文资料双通道、14 位、65MSPS 模数转换器 (ADC)数据手册TI规格书
ADS6242规格书详情
描述 Description
ADS6245/ADS6244/ADS6243/ADS6242 (ADS624X) is a family of high performance 14-bit 125/105/80/65 MSPS dual channel A-D converters. Serial LVDS data outputs reduce the number of interface lines, resulting in a compact 48-pin QFN package (7 mm × 7mm) that allows for high system integration density. The device includes 3.5 dB coarse gain option that can be used to improve SFDR performance with little degradation in SNR. In addition to the coarse gain, fine gain options also exist, programmable in 1dB steps up to 6dB.The output interface is 2-wire, where each ADC data is serialized and output over two LVDS pairs. This makes it possible to halve the serial data rate (compared to a 1-wire interface) and restrict it to less than 1Gbps easing receiver design. The ADS624X also includes the traditional 1-wire interface that can be used at lower sampling frequencies.An internal phase lock loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock. The bit clock is used to serialize the 14-bit data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs.The LVDS output buffers have features such as programmable LVDS currents, current doubling modes and internal termination options. These can be used to widen eye-openings and improve signal integrity, easing capture by the receiver.The ADC channel outputs can be transmitted either as MSB or LSB first and 2s complement or straight binary.ADS624X has internal references, but can also support an external reference mode. The device is specified over the industrial temperature range (–40°C to 85°C).
ADS6245/ADS6244/ADS6243/ADS6242 (ADS624X) is a family of high performance 14-bit 125/105/80/65 MSPS dual channel A-D converters. Serial LVDS data outputs reduce the number of interface lines, resulting in a compact 48-pin QFN package (7 mm × 7mm) that allows for high system integration density. The device includes 3.5 dB coarse gain option that can be used to improve SFDR performance with little degradation in SNR. In addition to the coarse gain, fine gain options also exist, programmable in 1dB steps up to 6dB.The output interface is 2-wire, where each ADC data is serialized and output over two LVDS pairs. This makes it possible to halve the serial data rate (compared to a 1-wire interface) and restrict it to less than 1Gbps easing receiver design. The ADS624X also includes the traditional 1-wire interface that can be used at lower sampling frequencies.An internal phase lock loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock. The bit clock is used to serialize the 14-bit data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs.The LVDS output buffers have features such as programmable LVDS currents, current doubling modes and internal termination options. These can be used to widen eye-openings and improve signal integrity, easing capture by the receiver.The ADC channel outputs can be transmitted either as MSB or LSB first and 2s complement or straight binary.ADS624X has internal references, but can also support an external reference mode. The device is specified over the industrial temperature range (–40°C to 85°C).
特性 Features
• Maximum Sample Rate: 125 MSPS
• 14-Bit Resolution with No Missing Codes
• Simultaneous Sample and Hold
• 3.5 dB Coarse Gain and up to 6 dB Programmable Fine Gain for SFDR/SNR Trade-Off
• Serialized LVDS Outputs with Programmable Internal Termination Option
• Supports Sine, LVCMOS, LVPECL, LVDS Clock Inputs and Amplitude down to 400 mVpp
• Internal Reference with External Reference Support
• No External Decoupling Required for References
• 3.3-V Analog and Digital Supply
• 48 QFN Package (7 mm × 7 mm)
• Pin Compatible 12-Bit Family (ADS622X - SLAS543A)
• Feature Compatible Quad Channel Family (ADS644X - SLAS531A and ADS642X - SLAS532A)
技术参数
- 制造商编号
:ADS6242
- 生产厂家
:TI
- Resolution (Bits)
:14
- Number of input channels
:2
- Interface type
:Serial LVDS
- Analog input BW (MHz)
:500
- Features
:High Performance
- Rating
:Catalog
- Input range (Vp-p)
:2
- Power consumption (Typ) (mW)
:630
- Architecture
:Pipeline
- SNR (dB)
:74.5
- ENOB (Bits)
:12
- SFDR (dB)
:93
- Operating temperature range (C)
:-40 to 85
- Input buffer
:No
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
TI |
20+ |
48VFQFN |
53650 |
TI原装主营-可开原型号增税票 |
询价 | ||
Texas |
25+ |
25000 |
原厂原包 深圳现货 主打品牌 假一赔百 可开票! |
询价 | |||
TI(德州仪器) |
VQFN-48-EP(7x7) |
10000 |
询价 | ||||
TI/TEXAS |
NEW |
原厂封装 |
8931 |
代理全系列销售, 全新原装正品,价格优势,长期供应,量大可订 |
询价 | ||
TI |
25+23+ |
23336 |
绝对原装全新正品现货/优势渠道商、原盘原包原盒 |
询价 | |||
TI/德州仪器 |
24+ |
30000 |
房间原装现货特价热卖,有单详谈 |
询价 | |||
TI |
24+ |
48-VQFN |
7500 |
询价 | |||
TI/德州仪器 |
25+ |
原厂封装 |
10280 |
原厂授权代理,专注军工、汽车、医疗、工业、新能源! |
询价 | ||
TI |
2025+ |
VQFN-48 |
16000 |
原装优势绝对有货 |
询价 | ||
TI/德州仪器 |
23+ |
VQFN-48 |
9990 |
正规渠道,只有原装! |
询价 |