首页>AD9557SLASHPCBZ>规格书详情

AD9557SLASHPCBZ中文资料亚德诺数据手册PDF规格书

AD9557SLASHPCBZ
厂商型号

AD9557SLASHPCBZ

功能描述

Dual Input Multiservice

文件大小

1.30722 Mbytes

页面数量

92

生产厂商 Analog Devices
企业简称

AD亚德诺

中文名称

亚德诺半导体技术有限公司官网

原厂标识
数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-5-24 11:41:00

人工找货

AD9557SLASHPCBZ价格和库存,欢迎联系客服免费人工找货

AD9557SLASHPCBZ规格书详情

GENERAL DESCRIPTION

The AD9557 is a low loop bandwidth clock multiplier that provides jitter cleanup and synchronization for many systems, including synchronous optical networks (OTN/SONET/SDH). The AD9557 generates an output clock synchronized to up to four external input references. The digital PLL allows for reduction of input time jitter or phase noise associated with the external references. The digitally controlled loop and holdover circuitry of the AD9557 continuously generates a low jitter output clock even when all reference inputs have failed.

FEATURES

Supports GR-1244 Stratum 3 stability in holdover mode

Supports smooth reference switchover with virtually

no disturbance on output phase

Supports Telcordia GR-253 jitter generation, transfer, and

tolerance for SONET/SDH up to OC-192 systems

Supports ITU-T G.8262 synchronous Ethernet slave clocks

Supports ITU-T G.823, G.824, G.825, and G.8261

Auto/manual holdover and reference switchover

2 reference inputs (single-ended or differential)

Input reference frequencies: 2 kHz to 1250 MHz

Reference validation and frequency monitoring (1 ppm)

Programmable input reference switchover priority

20-bit programmable input reference divider

2 pairs of clock output pins, with each pair configurable as

a single differential LVDS/HSTL output or as 2 single-ended

CMOS outputs

Output frequencies: 360 kHz to 1250 MHz

Programmable 17-bit integer and 23-bit fractional

feedback divider in digital PLL

Programmable digital loop filter covering loop bandwidths

from 0.1 Hz to 5 kHz (2 kHz maximum for <0.1 dB of peaking)

Low noise system clock multiplier

Frame sync support

Adaptive clocking

Optional crystal resonator for system clock input

On-chip EEPROM to store multiple power-up profiles

Pin program function for easy frequency translation

configuration

Software controlled power-down

40-lead, 6 mm × 6 mm, LFCSP package

APPLICATIONS

Network synchronization, including synchronous Ethernet

and SDH to OTN mapping/demapping

Cleanup of reference clock jitter

SONET/SDH/OTN clocks up to 100 Gbps, including FEC

Stratum 3 holdover, jitter cleanup, and phase transient control

Wireless base station controllers

Cable infrastructure

Data communications

供应商 型号 品牌 批号 封装 库存 备注 价格
ADI/亚德诺
21+
LFCSP-VQ-64
8080
只做原装,质量保证
询价
AD
1844+
64LFCSP
9852
只做原装正品假一赔十为客户做到零风险!!
询价
ADI
2022+
LFCSP-64
57550
询价
ADI/亚德诺
23+
EB/PCB
3000
只做原装正品,假一赔十
询价
ADI/亚德诺
24+
LFCSP-VQ-64
6000
全新原装深圳仓库现货有单必成
询价
AnalogDevices
64-LFCSP
3000
AD代理旗下一级分销商,主营AD全系列产品
询价
AD
24+
LFCSP64
80000
只做自己库存,全新原装进口正品假一赔百,可开13%增
询价
24+
N/A
70000
一级代理-主营优势-实惠价格-不悔选择
询价
ADI
20+
EvaluationBoard
33680
ADI原装主营-可开原型号增税票
询价
ADI/亚德诺
23+
EvaluationBoard
6500
专注配单,只做原装进口现货
询价