首页>AD9557SLASHPCBZ>规格书详情
AD9557SLASHPCBZ中文资料亚德诺数据手册PDF规格书
AD9557SLASHPCBZ规格书详情
GENERAL DESCRIPTION
The AD9557 is a low loop bandwidth clock multiplier that provides jitter cleanup and synchronization for many systems, including synchronous optical networks (OTN/SONET/SDH). The AD9557 generates an output clock synchronized to up to four external input references. The digital PLL allows for reduction of input time jitter or phase noise associated with the external references. The digitally controlled loop and holdover circuitry of the AD9557 continuously generates a low jitter output clock even when all reference inputs have failed.
FEATURES
Supports GR-1244 Stratum 3 stability in holdover mode
Supports smooth reference switchover with virtually
no disturbance on output phase
Supports Telcordia GR-253 jitter generation, transfer, and
tolerance for SONET/SDH up to OC-192 systems
Supports ITU-T G.8262 synchronous Ethernet slave clocks
Supports ITU-T G.823, G.824, G.825, and G.8261
Auto/manual holdover and reference switchover
2 reference inputs (single-ended or differential)
Input reference frequencies: 2 kHz to 1250 MHz
Reference validation and frequency monitoring (1 ppm)
Programmable input reference switchover priority
20-bit programmable input reference divider
2 pairs of clock output pins, with each pair configurable as
a single differential LVDS/HSTL output or as 2 single-ended
CMOS outputs
Output frequencies: 360 kHz to 1250 MHz
Programmable 17-bit integer and 23-bit fractional
feedback divider in digital PLL
Programmable digital loop filter covering loop bandwidths
from 0.1 Hz to 5 kHz (2 kHz maximum for <0.1 dB of peaking)
Low noise system clock multiplier
Frame sync support
Adaptive clocking
Optional crystal resonator for system clock input
On-chip EEPROM to store multiple power-up profiles
Pin program function for easy frequency translation
configuration
Software controlled power-down
40-lead, 6 mm × 6 mm, LFCSP package
APPLICATIONS
Network synchronization, including synchronous Ethernet
and SDH to OTN mapping/demapping
Cleanup of reference clock jitter
SONET/SDH/OTN clocks up to 100 Gbps, including FEC
Stratum 3 holdover, jitter cleanup, and phase transient control
Wireless base station controllers
Cable infrastructure
Data communications
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
ADI |
20+ |
EvaluationBoard |
33680 |
ADI原装主营-可开原型号增税票 |
询价 | ||
ADI(亚德诺) |
21+ |
6000 |
只做原装正品,卖元器件不赚钱交个朋友 |
询价 | |||
ADI |
2018+ |
LFCSP-64 |
338 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
ADI(亚德诺) |
23+ |
N/A |
10000 |
正规渠道,只有原装! |
询价 | ||
ADI/亚德诺 |
2023+ |
LFCSP64 |
6895 |
原厂全新正品旗舰店优势现货 |
询价 | ||
ADI/亚德诺 |
25+ |
20000 |
原装现货,可追溯原厂渠道 |
询价 | |||
ADI/亚德诺 |
2023+ |
LFCSP-VQ-64 |
6000 |
原装正品现货、支持第三方检验、终端BOM表可配单提供 |
询价 | ||
ADI/亚德诺 |
24+ |
LFCSP-VQ-64 |
25000 |
原装正品公司现货,假一赔十! |
询价 | ||
ADI/亚德诺 |
25 |
LFCSP-VQ-64 |
6000 |
原装正品 |
询价 | ||
ADI/亚德诺 |
21+ |
QFN |
6924 |
百域芯优势 实单必成 可开13点增值税 |
询价 |