首页>AD9557BCPZ>规格书详情
AD9557BCPZ集成电路(IC)的应用特定时钟/定时规格书PDF中文资料

厂商型号 |
AD9557BCPZ |
参数属性 | AD9557BCPZ 封装/外壳为40-VFQFN 裸露焊盘,CSP;包装为管件;类别为集成电路(IC)的应用特定时钟/定时;产品描述:IC CLOCK TRANSLATOR 40LFCSP |
功能描述 | Dual Input Multiservice |
封装外壳 | 40-VFQFN 裸露焊盘,CSP |
文件大小 |
1.30722 Mbytes |
页面数量 |
92 页 |
生产厂商 | Analog Devices |
企业简称 |
AD【亚德诺】 |
中文名称 | 亚德诺半导体技术有限公司官网 |
原厂标识 | ![]() |
数据手册 | |
更新时间 | 2025-6-20 9:48:00 |
人工找货 | AD9557BCPZ价格和库存,欢迎联系客服免费人工找货 |
AD9557BCPZ规格书详情
AD9557BCPZ属于集成电路(IC)的应用特定时钟/定时。由亚德诺半导体技术有限公司制造生产的AD9557BCPZ应用特定时钟/定时专用时钟和计时 IC(集成电路)产品族中的产品主要用于执行与时间或频率信息生成和分配相关的各种操作,适合的设计环境较特定,例如 AMD 和 Intel 的中央处理单元 (CPU) 或图形处理单元 (GPU)、DVD 音频设备、蓝光光盘播放器、以太网设备、PCIe、SATA、光纤通道接口、车载娱乐总线等。
GENERAL DESCRIPTION
The AD9557 is a low loop bandwidth clock multiplier that provides jitter cleanup and synchronization for many systems, including synchronous optical networks (OTN/SONET/SDH). The AD9557 generates an output clock synchronized to up to four external input references. The digital PLL allows for reduction of input time jitter or phase noise associated with the external references. The digitally controlled loop and holdover circuitry of the AD9557 continuously generates a low jitter output clock even when all reference inputs have failed.
FEATURES
Supports GR-1244 Stratum 3 stability in holdover mode
Supports smooth reference switchover with virtually
no disturbance on output phase
Supports Telcordia GR-253 jitter generation, transfer, and
tolerance for SONET/SDH up to OC-192 systems
Supports ITU-T G.8262 synchronous Ethernet slave clocks
Supports ITU-T G.823, G.824, G.825, and G.8261
Auto/manual holdover and reference switchover
2 reference inputs (single-ended or differential)
Input reference frequencies: 2 kHz to 1250 MHz
Reference validation and frequency monitoring (1 ppm)
Programmable input reference switchover priority
20-bit programmable input reference divider
2 pairs of clock output pins, with each pair configurable as
a single differential LVDS/HSTL output or as 2 single-ended
CMOS outputs
Output frequencies: 360 kHz to 1250 MHz
Programmable 17-bit integer and 23-bit fractional
feedback divider in digital PLL
Programmable digital loop filter covering loop bandwidths
from 0.1 Hz to 5 kHz (2 kHz maximum for <0.1 dB of peaking)
Low noise system clock multiplier
Frame sync support
Adaptive clocking
Optional crystal resonator for system clock input
On-chip EEPROM to store multiple power-up profiles
Pin program function for easy frequency translation
configuration
Software controlled power-down
40-lead, 6 mm × 6 mm, LFCSP package
APPLICATIONS
Network synchronization, including synchronous Ethernet
and SDH to OTN mapping/demapping
Cleanup of reference clock jitter
SONET/SDH/OTN clocks up to 100 Gbps, including FEC
Stratum 3 holdover, jitter cleanup, and phase transient control
Wireless base station controllers
Cable infrastructure
Data communications
产品属性
更多- 产品编号:
AD9557BCPZ
- 制造商:
Analog Devices Inc.
- 类别:
集成电路(IC) > 应用特定时钟/定时
- 包装:
管件
- PLL:
是
- 主要用途:
以太网,SONET/SDH
- 输入:
CMOS,LVDS,LVPECL
- 输出:
CMOS,HSTL,LVDS
- 比率 - 输入:
2:2
- 差分 - 输入:
是/是
- 频率 - 最大值:
1.25GHz
- 电压 - 供电:
1.71V ~ 3.465V
- 工作温度:
-40°C ~ 85°C
- 安装类型:
表面贴装型
- 封装/外壳:
40-VFQFN 裸露焊盘,CSP
- 供应商器件封装:
40-LFCSP-VQ(6x6)
- 描述:
IC CLOCK TRANSLATOR 40LFCSP
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
ADI/亚德诺 |
23+ |
QFN |
50000 |
全新原装正品现货,支持订货 |
询价 | ||
ADI(亚德诺) |
23+ |
NA |
20094 |
正纳10年以上分销经验原装进口正品做服务做口碑有支持 |
询价 | ||
ADI |
15+ |
5 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | |||
ADI |
22+ |
30000 |
十七年VIP会员,诚信经营,一手货源,原装正品可零售! |
询价 | |||
ADI/亚德诺 |
2021+ |
VFQFN40 |
5268 |
十年专营原装现货,假一赔十 |
询价 | ||
ADI |
24+ |
LFCSP |
3000 |
代理授权直销,原装现货,假一罚十,价格优势 |
询价 | ||
ADI/亚德诺 |
25+ |
QFN |
54658 |
百分百原装现货 实单必成 |
询价 | ||
ADI |
2019 |
LFCSP |
23100 |
原装正品钻石品质假一赔十 |
询价 | ||
ADI |
22+ |
40LFCSPVQ |
9000 |
原厂渠道,现货配单 |
询价 | ||
ADI/亚德诺 |
21+ |
40LFCSP |
10000 |
全新原装 公司现货 价格优 |
询价 |