首页>AD9557BCPZ-REEL7>规格书详情

AD9557BCPZ-REEL7集成电路(IC)的应用特定时钟/定时规格书PDF中文资料

AD9557BCPZ-REEL7
厂商型号

AD9557BCPZ-REEL7

参数属性

AD9557BCPZ-REEL7 封装/外壳为40-VFQFN 裸露焊盘,CSP;包装为卷带(TR);类别为集成电路(IC)的应用特定时钟/定时;产品描述:IC CLK XLATR PLL 1250MHZ 40LFCSP

功能描述

Dual Input Multiservice
IC CLK XLATR PLL 1250MHZ 40LFCSP

封装外壳

40-VFQFN 裸露焊盘,CSP

文件大小

1.30722 Mbytes

页面数量

92

生产厂商 Analog Devices
企业简称

AD亚德诺

中文名称

亚德诺半导体技术有限公司官网

原厂标识
AD
数据手册

原厂下载下载地址一下载地址二到原厂下载

更新时间

2025-8-5 8:18:00

人工找货

AD9557BCPZ-REEL7价格和库存,欢迎联系客服免费人工找货

AD9557BCPZ-REEL7规格书详情

AD9557BCPZ-REEL7属于集成电路(IC)的应用特定时钟/定时。由亚德诺半导体技术有限公司制造生产的AD9557BCPZ-REEL7应用特定时钟/定时专用时钟和计时 IC(集成电路)产品族中的产品主要用于执行与时间或频率信息生成和分配相关的各种操作,适合的设计环境较特定,例如 AMD 和 Intel 的中央处理单元 (CPU) 或图形处理单元 (GPU)、DVD 音频设备、蓝光光盘播放器、以太网设备、PCIe、SATA、光纤通道接口、车载娱乐总线等。

GENERAL DESCRIPTION

The AD9557 is a low loop bandwidth clock multiplier that provides jitter cleanup and synchronization for many systems, including synchronous optical networks (OTN/SONET/SDH). The AD9557 generates an output clock synchronized to up to four external input references. The digital PLL allows for reduction of input time jitter or phase noise associated with the external references. The digitally controlled loop and holdover circuitry of the AD9557 continuously generates a low jitter output clock even when all reference inputs have failed.

FEATURES

Supports GR-1244 Stratum 3 stability in holdover mode

Supports smooth reference switchover with virtually

no disturbance on output phase

Supports Telcordia GR-253 jitter generation, transfer, and

tolerance for SONET/SDH up to OC-192 systems

Supports ITU-T G.8262 synchronous Ethernet slave clocks

Supports ITU-T G.823, G.824, G.825, and G.8261

Auto/manual holdover and reference switchover

2 reference inputs (single-ended or differential)

Input reference frequencies: 2 kHz to 1250 MHz

Reference validation and frequency monitoring (1 ppm)

Programmable input reference switchover priority

20-bit programmable input reference divider

2 pairs of clock output pins, with each pair configurable as

a single differential LVDS/HSTL output or as 2 single-ended

CMOS outputs

Output frequencies: 360 kHz to 1250 MHz

Programmable 17-bit integer and 23-bit fractional

feedback divider in digital PLL

Programmable digital loop filter covering loop bandwidths

from 0.1 Hz to 5 kHz (2 kHz maximum for <0.1 dB of peaking)

Low noise system clock multiplier

Frame sync support

Adaptive clocking

Optional crystal resonator for system clock input

On-chip EEPROM to store multiple power-up profiles

Pin program function for easy frequency translation

configuration

Software controlled power-down

40-lead, 6 mm × 6 mm, LFCSP package

APPLICATIONS

Network synchronization, including synchronous Ethernet

and SDH to OTN mapping/demapping

Cleanup of reference clock jitter

SONET/SDH/OTN clocks up to 100 Gbps, including FEC

Stratum 3 holdover, jitter cleanup, and phase transient control

Wireless base station controllers

Cable infrastructure

Data communications

产品属性

更多
  • 产品编号:

    AD9557BCPZ-REEL7

  • 制造商:

    Analog Devices Inc.

  • 类别:

    集成电路(IC) > 应用特定时钟/定时

  • 包装:

    卷带(TR)

  • PLL:

  • 主要用途:

    以太网,SONET/SDH

  • 输入:

    CMOS,LVDS,LVPECL

  • 输出:

    CMOS,HSTL,LVDS

  • 比率 - 输入:

    2:2

  • 差分 - 输入:

    是/是

  • 频率 - 最大值:

    1.25GHz

  • 电压 - 供电:

    1.71V ~ 3.465V

  • 工作温度:

    -40°C ~ 85°C

  • 安装类型:

    表面贴装型

  • 封装/外壳:

    40-VFQFN 裸露焊盘,CSP

  • 供应商器件封装:

    40-LFCSP-VQ(6x6)

  • 描述:

    IC CLK XLATR PLL 1250MHZ 40LFCSP

供应商 型号 品牌 批号 封装 库存 备注 价格
ADI/亚德诺
24+
LFCSP
37935
郑重承诺只做原装进口现货
询价
ADI(亚德诺)
23+
-
7087
优势代理渠道,原装正品,可全系列订货开增值税票
询价
ADI(亚德诺)
24+
2004
原装现货,免费供样,技术支持,原厂对接
询价
ADI(亚德诺)
24+
1435
只做原装,提供一站式配单服务,代工代料。BOM配单
询价
ADI/亚德诺
25+
LFCSP-40
860000
明嘉莱只做原装正品现货
询价
ADI
24+
40-Lead LFCSP (6mm x 6mm w/ EP
3600
原盘,原标,假一赔三,支持账期
询价
ADI/亚德诺
25+
LFCSP
32360
ADI/亚德诺全新特价AD9557BCPZ-REEL7即刻询购立享优惠#长期有货
询价
ADI/亚德诺
2021+
40LFCSP
3000
十年专营原装现货,假一赔十
询价
ADI/亚德诺
16+
40LFCSP
3000
全新进口原装
询价
Analog Devices Inc.
25+
40-VFQFN 裸露焊盘 CSP
9350
独立分销商 公司只做原装 诚心经营 免费试样正品保证
询价