首页>A6810SEP>规格书详情

A6810SEP中文资料ALLEGRO数据手册PDF规格书

A6810SEP
厂商型号

A6810SEP

功能描述

DABiC-IV, 10-BIT SERIAL-INPUT, LATCHED SOURCE DRIVERS

文件大小

150.16 Kbytes

页面数量

8

生产厂商 Allegro MicroSystems
企业简称

ALLEGRO

中文名称

Allegro MicroSystems官网

原厂标识
数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-8-3 11:20:00

人工找货

A6810SEP价格和库存,欢迎联系客服免费人工找货

A6810SEP规格书详情

The A6809– and A6810– devices combine 10-bit CMOS shift registers, accompanying data latches and control circuitry with bipolar sourcing outputs and pnp active pull downs. Designed primarily to drive vacuum-fluorescent displays, the 60 V and -40 mA output ratings also allow these devices to be used in many other peripheral power driver applications. The A6809– and A6810– feature an increased data input rate (compared with the older UCN/UCQ5810-F) and a controlled output slew rate. The A6809xLW and A6810xLW are identical except for pinout.

The CMOS shift register and latches allow direct interfacing with microprocessor-based systems. With a 3.3 V or 5 V logic supply, typical serial-data input rates are up to 33 MHz.

A CMOS serial data output permits cascade connections in applications requiring additional drive lines. Similar devices are avail-able as the A6811– (12 bits), A6812– (20 bits), and A6818– (32 bits). The A6809– and A6810– output source drivers are npn Darling tons, capable of sourcing up to 40 mA. The controlled output slew rate reduces electromagnetic noise, which is an important consideration in systems that include telecommunications and/or microprocessors and to meet government emissions regulations. For inter-digit blanking, all output drivers can be disabled and all sink drivers turned on with a BLANKING input high. The pnp active pull-downs will sink at least 2.5 mA.

All devices are available in two temperature ranges for optimum performance in commercial (suffix S-) or industrial (suffix E-) applications. The A6810– is provided in three package styles for through-hole DIP (suffix -A), surface-mount SOIC (suffix -LW), or minimum-area surface-mount PLCC (suffix -EP). The A6809– is provided in the SOIC (suffix -LW) only. Copper lead frames, low logic-power dissipation, and low output-saturation voltages allow all devices to source 25 mA from all outputs continuously over the maximum operating temperature range.

FEATURES

■ Controlled Output Slew Rate

■ High-Speed Data Storage

■ 60 V Minimum Output Breakdown

■ High Data Input Rate

■ PNP Active Pull-Downs

■ Low Output-Saturation Voltages

■ Low-Power CMOS Logic and Latches

■ Improved Replacements

for TL4810–, UCN5810–, and UCQ5810–

供应商 型号 品牌 批号 封装 库存 备注 价格
ALLEGRO
2511
标准封装
6000
电子元器件采购降本 30%!盈慧通原厂直采,砍掉中间差价
询价
ALLEGRO/雅丽高
24+
SOP20
9600
原装现货,优势供应,支持实单!
询价
ALLEGRO/雅丽高
23+
PLCC20
5000
原厂授权代理,海外优势订货渠道。可提供大量库存,详
询价
ALLEGRO
23+
标准封装
6000
正规渠道,只有原装!
询价
ALLEGRO/雅丽高
23+
SOP20
50000
全新原装正品现货,支持订货
询价
Allegro MicroSystems LLC
22+
20SOIC
9000
原厂渠道,现货配单
询价
ALLEGRO
22+
原厂原封
8200
原装现货库存.价格优势!!
询价
ALLEGRO
25+
20-SOIC W
3920
原装正品 价格优势
询价
Allegro MicroSystems, LLC
24+
20-SOIC
36500
一级代理/放心采购
询价
ALLEGRO
1632+
PLCC20
565
代理品牌
询价