首页>74SSTUB32865A>规格书详情

74SSTUB32865A数据手册集成电路(IC)的专用逻辑器件规格书PDF

PDF无图
厂商型号

74SSTUB32865A

参数属性

74SSTUB32865A 封装/外壳为160-TFBGA;包装为托盘;类别为集成电路(IC)的专用逻辑器件;产品描述:IC REGSTR BUFF 28-56BIT 160NFBGA

功能描述

具有地址奇偶校验的 28 位至 56 位寄存缓冲器

封装外壳

160-TFBGA

制造商

TI Texas Instruments

中文名称

德州仪器 美国德州仪器公司

数据手册

下载地址下载地址二

更新时间

2025-8-8 17:30:00

人工找货

74SSTUB32865A价格和库存,欢迎联系客服免费人工找货

74SSTUB32865A规格书详情

描述 Description

This 28-bit 1:2 configurable registered buffer is designed for 1.7-V to 1.9-V VCC operation. One device per DIMM is required to drive up to stacked 18 SDRAM loads or two devices per DIMM are required to drive up to 36 stacked SDRAM loads.
All inputs are SSTL_18, except the chip-select gate-enable (CSGateEN) and reset (RESET) inputs, which are LVCMOS. All outputs are edge-controlled circuits optimized for unterminated DIMM loads, and meet SSTL_18 specifications, except the open-drain error (PTYERR) output.
The 74SSTUB32865A operates from a differential clock (CK and CK). Data are registered at the crossing of CK going high and CK going low.
The 74SSTUB32865A accepts a parity bit from the memory controller on the parity bit (PARIN) input, compares it with the data received on the DIMM-independent D-inputs (D0-D21) and indicates whether a parity error has occurred on the open-drain PTYERR pin (active low). The convention is even parity, i.e., valid parity is defined as an even number of ones across the DIMM-independent data inputs combined with the parity input bit. To calculate parity, all DIMM-independent D-inputs must be tied to a known logic state.
The 74SSTUB32865A includes a parity checking function. Parity, which arrives one cycle after the data input to which it applies, is checked on the PARIN input of the device. Two clock cycles after the data are registered, the corresponding PTYERR signal is generated.
If an error occurs and the PTYERR output is driven low, it stays latched low for a minimum of two clock cycles or until RESET is driven low. If two or more consecutive parity errors occur, the PTYERR output is driven low and latched low for a clock duration equal to the parity error duration or until RESET is driven low. If a parity error occurs on the clock cycle before the device enters the low-power mode (LPM) and the PTYERR output is driven low, it stays latched low for the LPM duration plus two clock cycles or until RESET is driven low. The DIMM-dependent signals (DCKE0, DCKE1, DODT0, DODT1, DCS0 and DCS1) are not included in the parity check computation.
In a typical DDR2 RDIMM application, RESET is completely asynchronous with respect to CK and CK. Therefore, no timing relationship can be ensured between the two. When entering reset, the register is cleared and the data outputs are quickly driven low, relative to the time to disable the differential input receivers. However, when coming out of reset, the register quickly becomes active, relative to the time to enable the differential input receivers. As long as the data inputs are low, and the clock is stable during the time from the low-to-high transition of RESET until the input receivers are fully enabled, the 74SSTUB32865A outputs remain low, thus preventing glitches on the output.
To ensure defined outputs from the register before a stable clock has been supplied, RESET must be held in the low state during power up.
The device supports low-power standby operation. When RESET is low, the differential input receivers are disabled, and undriven (floating) data, clock, and reference voltage (VREF) inputs are allowed. In addition, when RESET is low, all registers are reset and all outputs are forced low except PTYERR. The LVCMOS RESET input must always be held at a valid logic high or low level.
The device also supports low-power active operation by monitoring both system chip select (DCS0 and DCS1) and CSGateEN inputs. It gates the Qn outputs from changing states when the CSGateEN, DCS0, and DCS1 inputs are high. If the CSGateEN, DCS0 or DCS1 input is low, the Qn outputs function normally. Also, if both DCS0 and DCS1 inputs are high, the device gates the PTYERR output from changing states. If either DCS0 or DCS1 is low, the PTYERR output functions normally. The RESET input has priority over the DCS0 and DCS1 control, and when driven low forces the Qn outputs low, and the PTYERR output high. If the chip-select control functionality is not desired, then the CSGateEN input can be hardwired to ground, in which case, the setup-time requirement for DCS0 and DCS1 would be the same as for the other D data inputs. To control the low-power mode with DCS0 and DCS1 only, then the CSGateEN input should be pulled up to VCC through a pullup resistor.
The two VREF pins (A1 and V1) are connected together internally by a resistance of approximately 150 . However, it is necessary to connect only one of the two VREF pins to the external VREF power supply. An unused VREF pin should be terminated with a VREF coupling capacitor.

特性 Features

·Member of the Texas Instruments Widebus+™ Family
·Pinout Optimizes DDR2 RDIMM PCB Layout
·1-to-2 Outputs Supports Stacked DDR2 RDIMMs
·High driver strength for heavily loaded DIMMs
·Chip-Select Inputs Gate the Data Outputs from Changing State and Minimizes System Power Consumption
·Output Edge-Control Circuitry Minimizes Switching Noise in an Unterminated Line
·Supports SSTL_18 Data Inputs
·Differential Clock (CK and CK) Inputs
·Supports LVCMOS Switching Levels on the Chip-Select Gate-Enable and RESET Inputs
·Checks Parity on DIMM-Independent Data Inputs
·RESET Input Disables Differential Input Receivers, Resets All Registers, and Forces All Outputs Low, Except PTYERR
·Supports industrial temperature range (–40°C to 85°C)
Widebus+ is a trademark of Texas Instruments.

技术参数

  • 制造商编号

    :74SSTUB32865A

  • 生产厂家

    :TI

  • Operating Frequency Range (Min)(MHz)

    :0

  • Operating Frequency Range (Max)(MHz)

    :410

  • VCC (V)

    :1.8

  • Number of Outputs

    :56

  • Output Drive (mA)

    :12

  • Absolute Jitter (Peak-to-Peak Cycle or Period Jitter) (ps)

    :N/A

  • tsk(o) (ps)

    :N/A

  • t(phase error) (ps)

    :N/A

  • Operating Temperature Range (C)

    :-40 to 85

  • Package Group

    :NFBGA

  • Package Size: mm2:W x L (PKG)

    :160NFBGA: 117 mm2: 9 x 13(NFBGA)

供应商 型号 品牌 批号 封装 库存 备注 价格
TI/德州仪器
1210+
NFBGA
2000
询价
TI
2016+
NFBGA16
3526
假一罚十进口原装现货原盘原标!
询价
-
23+
NA
5000
原厂授权代理,海外优势订货渠道。可提供大量库存,详
询价
TI
25+23+
23566
绝对原装正品全新进口深圳现货
询价
TI
16+
NFBGA
10000
原装正品
询价
TI/德州仪器
21+
NA
12820
只做原装,质量保证
询价
TI
24+
7500
询价
TI
22+
NFBGA
155644
原装正品现货,可开13个点税
询价
TI
20+
NA
53650
TI原装主营-可开原型号增税票
询价
TI
2025+
nFBGA-160
16000
原装优势绝对有货
询价