首页>74SSTUB32864A>规格书详情

74SSTUB32864A数据手册集成电路(IC)的专用逻辑器件规格书PDF

PDF无图
厂商型号

74SSTUB32864A

参数属性

74SSTUB32864A 封装/外壳为96-LFBGA;包装为卷带(TR);类别为集成电路(IC)的专用逻辑器件;产品描述:IC CONFIG REG BUFF 25BIT 96-BGA

功能描述

25-Bit Configurable Registered Buffer w/Address-Parity Test

封装外壳

96-LFBGA

制造商

TI Texas Instruments

中文名称

德州仪器 美国德州仪器公司

数据手册

下载地址下载地址二

更新时间

2025-8-8 17:30:00

人工找货

74SSTUB32864A价格和库存,欢迎联系客服免费人工找货

74SSTUB32864A规格书详情

描述 Description

This 25-bit 1:1 or 14-bit 1:2 configurable registered buffer is designed for 1.7-V to 1.9-V VCC operation. In the1:1 pinout configuration, only one device per DIMM is required to drive nine SDRAM loads. In the 1:2 pinout configuration, two devices per DIMM are required to drive 18 SDRAM loads.
All inputs are SSTL_18, except the reset (RESET) and control (Cn) inputs, which are LVCMOS. All outputs are edge-controlled circuits optimized for unterminated DIMM loads and meet SSTL_18 specifications, except the open-drain error (QERR) output.
The 74SSTUB32864A operates from a differential clock (CLK and CLK). Data are registered at the crossing of CLK going high and CLK going low.
The C0 input controls the pinout configuration of the 1:2 pinout from register-A configuration (when low) to register-B configuration (when high). The C1 input controls the pinout configuration from 25-bit 1:1 (when low) to 14-bit 1:2 (when high). C0 and C1 should not be switched during normal operation. They should be hard-wired to a valid low or high level to configure the register in the desired mode. In the 25-bit 1:1 pinout configuration, the A6, D6, and H6 terminals are driven low and are do-not-use (DNU) pins.
In the DDR2 RDIMM application, RESET is specified to be completely asynchronous with respect to CLK and CLK. Therefore, no timing relationship can be ensured between the two. When entering reset, the register is cleared, and the data outputs are driven low quickly, relative to the time required to disable the differential input receivers. However, when coming out of reset, the register becomes active quickly, relative to the time required to enable the differential input receivers. As long as the data inputs are low, and the clock is stable during the time from the low-to-high transition of RESET until the input receivers are fully enabled, the design of the 74SSTUB32864A ensures that the outputs remain low, thus ensuring there will be no glitches on the output.
To ensure defined outputs from the register before a stable clock has been supplied, RESET must be held in the low state during power up.
The device supports low-power standby operation. When RESET is low, the differential input receivers are disabled, and undriven (floating) data, clock, and reference voltage (VREF) inputs are allowed. In addition, when RESET is low, all registers are reset and all outputs are forced low. The LVCMOS RESET and Cn inputs always must be held at a valid logic high or low level.
The device also supports low-power active operation by monitoring both system chip select (DCS and CSR) inputs and gates the Qn outputs from changing states when both DCS and CSR inputs are high. If either DCS or CSR input is low, the Qn outputs function normally. The RESET input has priority over the DCS and CSR control and, when driven low, forces the Qn outputs low. If the DCS control functionality is not desired, the CSR input can be hard-wired to ground, in which case the setup-time requirement for DCS is the same as for the other D data inputs. To control the low-power mode with DCS only, the CSR input should be pulled up to VCC through a pullup resistor.
The two VREF pins (A3 and T3) are connected together internally by approximately 150. However, it is necessary to connect only one of the two VREF pins to the external VREF power supply. An unused VREF pin should be terminated with a VREF coupling capacitor.

特性 Features

·Member of the Texas InstrumentsWidebus+™ Family
·Pinout Optimizes DDR2 DIMM PCB Layout
·Configurable as 25-Bit 1:1 or 14-Bit 1:2 Registered Buffer
·Chip-Select Inputs Gate the Data Outputs from Changing State and Minimizes System Power Consumption
·Output Edge-Control Circuitry Minimizes Switching Noise in an Unterminated Line
·Supports SSTL_18 Data Inputs
·Differential Clock (CLK and CLK) Inputs
·Supports LVCMOS Switching Levels on the Control and RESET Inputs
·RESET Input Disables Differential Input Receivers, Resets All Registers, and Forces All Outputs Low
Widebus+ is a trademark of Texas Instruments.

技术参数

  • 制造商编号

    :74SSTUB32864A

  • 生产厂家

    :TI

  • Operating Frequency Range (Min)(MHz)

    :0

  • Operating Frequency Range (Max)(MHz)

    :410

  • VCC (V)

    :1.8

  • Number of Outputs

    :25

  • Output Drive (mA)

    :8

  • Absolute Jitter (Peak-to-Peak Cycle or Period Jitter) (ps)

    :N/A

  • tsk(o) (ps)

    :N/A

  • t(phase error) (ps)

    :N/A

  • Operating Temperature Range (C)

    :0 to 70

  • Package Group

    :LFBGA

  • Package Size: mm2:W x L (PKG)

    :96LFBGA: 74 mm2: 5.5 x 13.5(LFBGA)

供应商 型号 品牌 批号 封装 库存 备注 价格
TI/德州仪器
0+
NA
2000
原装现货支持BOM配单服务
询价
TI
2023+
96-BGAMicro
50000
原装现货
询价
TI/德州仪器
2450+
96-PBGA
8850
只做原装正品假一赔十为客户做到零风险!!
询价
TI/德州仪器
23+
NA
25630
原装正品
询价
TI/德州仪器
16+
96-PBGA
880000
明嘉莱只做原装正品现货
询价
TI/德州仪器
23+
96-PBGA
6000
专业配单保证原装正品假一罚十
询价
TI
16+
UBGA
10000
原装正品
询价
TI/德州仪器
21+
NA
12820
只做原装,质量保证
询价
TI
24+
7500
询价
TI
22+
NFBGA
155644
原装正品现货,可开13个点税
询价