首页>74LVC16373ADGG>规格书详情
74LVC16373ADGG中文资料16-bit D-type transparent latch with 5 V tolerant inputs/outputs; 3-state数据手册Nexperia规格书

厂商型号 |
74LVC16373ADGG |
参数属性 | 74LVC16373ADGG 封装/外壳为48-TFSOP(0.240",6.10mm 宽);包装为卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带;类别为集成电路(IC)的锁存器;产品描述:IC TRANS D-TYP LATCH 3ST 48TSSOP |
功能描述 | 16-bit D-type transparent latch with 5 V tolerant inputs/outputs; 3-state |
封装外壳 | 48-TFSOP(0.240",6.10mm 宽) |
制造商 | Nexperia Nexperia B.V. All rights reserved |
中文名称 | 安世 安世半导体(中国)有限公司 |
数据手册 | |
更新时间 | 2025-9-23 11:35:00 |
人工找货 | 74LVC16373ADGG价格和库存,欢迎联系客服免费人工找货 |
74LVC16373ADGG规格书详情
描述 Description
The 74LVC16373A and 74LVCH16373A are 16-bit D-type transparent latches featuring separate D-type inputs with bus hold (74LVCH16373A only) for each latch and 3-state outputs for bus-oriented applications. One Latch Enable (LE) input and one Output Enable (OE) are provided for each octal. Inputs can be driven from either 3.3V or 5V devices. When disabled, up to 5.5V can be applied to the outputs. These features allow the use of these devices in mixed 3.3V and 5V applications.
The device consists of two sections of eight D-type transparent latches with 3-state true outputs. When LE is HIGH, data at the Dn inputs enter the latches. In this condition, the latches are transparent, that is, the latch outputs change each time its corresponding D-input changes. The latches store the information that was present at the D-inputs one set-up time (tsu) preceding the HIGH-to-LOW transition of LE. When OE is LOW, the contents of the eight latches are available at the outputs. When OE is HIGH, the outputs go to the high impedance OFF-state. Operation of the OE input does not affect the state of the latches. Bus hold on the data inputs eliminates the need for external pull-up resistors to hold unused inputs.
特性 Features
• 5 V tolerant inputs/outputs for interfacing with 5 V logic
• Wide supply voltage range from 1.2 V to 3.6 V
• CMOS low power consumption
• Multibyte flow-through standard pinout architecture
• Multiple low inductance supply pins for minimum noise and ground bounce
• Direct interface with TTL levels
• All data inputs have bus hold (74LVCH16373A only)
• High-impedance when VCC = 0 V
• Complies with JEDEC standard:
• JESD8-7A (1.65 V to 1.95 V)
• JESD8-5A (2.3 V to 2.7 V)
• JESD8-C/JESD36 (2.7 V to 3.6 V)
• ESD protection:
• HBM JESD22-A114F exceeds 2000 V
• MM JESD22-A115-B exceeds 200 V
• CDM ANSI/ESDA/Jedec JS-002 exceeds 1000 V
• Specified from -40 °C to +85 °C and -40 °C to +125 °C
技术参数
- 制造商编号
:74LVC16373ADGG
- 生产厂家
:Nexperia
- VCC (V)
:1.2 - 3.6
- Logic switching levels
:TTL
- Output drive capability (mA)
:± 24
- tpd (ns)
:3.0
- Power dissipation considerations
:low
- Tamb (°C)
:-40~125
- Rth(j-a) (K/W)
:82
- Ψth(j-top) (K/W)
:2.0
- Rth(j-c) (K/W)
:37
- Package name
:TSSOP48
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
恩XP |
10+ |
MA |
6000 |
绝对原装自己现货 |
询价 | ||
TI/德州仪器 |
24+ |
TSSOP48 |
9000 |
只做原装正品 有挂有货 假一赔十 |
询价 | ||
恩XP |
24+ |
SOIC-16_150mil |
30000 |
原装正品公司现货,假一赔十! |
询价 | ||
恩XP |
2511 |
N/A |
6000 |
电子元器件采购降本 30%!盈慧通原厂直采,砍掉中间差价 |
询价 | ||
恩XP |
25+ |
N/A |
6000 |
原装,请咨询 |
询价 | ||
恩XP |
24+ |
TSSOP48 |
9600 |
原装现货,优势供应,支持实单! |
询价 | ||
118 |
22051 |
05+ |
1 |
原厂原装 |
询价 | ||
恩XP |
23+ |
N/A |
12000 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
恩XP |
22+ |
TSSOP48 |
40000 |
原装正品 |
询价 | ||
恩XP |
19+ |
TSSOP |
64 |
原装 |
询价 |