74HC193PW中文资料Presettable synchronous 4-bit binary up/down counter数据手册Nexperia规格书

厂商型号 |
74HC193PW |
参数属性 | 74HC193PW 封装/外壳为16-TSSOP(0.173",4.40mm 宽);包装为卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带;类别为集成电路(IC)的计数器除法器;产品描述:IC 4BIT BINARY UP/DN CNT 16TSSOP |
功能描述 | Presettable synchronous 4-bit binary up/down counter |
封装外壳 | 16-TSSOP(0.173",4.40mm 宽) |
制造商 | Nexperia Nexperia B.V. All rights reserved |
中文名称 | 安世 安世半导体(中国)有限公司 |
数据手册 | |
更新时间 | 2025-9-22 15:41:00 |
人工找货 | 74HC193PW价格和库存,欢迎联系客服免费人工找货 |
74HC193PW规格书详情
描述 Description
The 74HC193; 74HCT193 is a 4-bit synchronous binary up/down counter. Separate up/down clocks, CPU and CPD respectively, simplify operation. The outputs change state synchronously with the LOW-to-HIGH transition of either clock input. If the CPU clock is pulsed while CPD is held HIGH, the device will count up. If the CPD clock is pulsed while CPU is held HIGH, the device will count down. Only one clock input can be held HIGH at any time to guarantee predictable behavior. The device can be cleared at any time by the asynchronous master reset input (MR); it may also be loaded in parallel by activating the asynchronous parallel load input (PL). The terminal count up (TCU) and terminal count down (TCD) outputs are normally HIGH. When the circuit has reached the maximum count state of 15, the next HIGH-to-LOW transition of CPU will cause TCU to go LOW. TCU will stay LOW until CPU goes HIGH again, duplicating the count up clock. Likewise, the TCD output will go LOW when the circuit is in the zero state and the CPD goes LOW. The terminal count outputs can be used as the clock input signals to the next higher order circuit in a multistage counter, since they duplicate the clock waveforms. Multistage counters will not be fully synchronous, since there is a slight delay time difference added for each stage that is added. The counter may be preset by the asynchronous parallel load capability of the circuit. Information present on the parallel data inputs (D0 to D3) is loaded into the counter and appears on the outputs (Q0 to Q3) regardless of the conditions of the clock inputs when the parallel load (PL) input is LOW. A HIGH level on the master reset (MR) input will disable the parallel load gates, override both clock inputs and set all outputs (Q0 to Q3) LOW. If one of the clock inputs is LOW during and after a reset or load operation, the next LOW-to-HIGH transition of that clock will be interpreted as a legitimate signal and will be counted. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.
特性 Features
• Input levels:
• For 74HC193: CMOS level
• For 74HCT193: TTL level
• Synchronous reversible 4-bit binary counting
• Asynchronous parallel load
• Asynchronous reset
• Expandable without external logic
• Complies with JEDEC standard no. 7A
• ESD protection:
• HBM JESD22-A114F exceeds 2000 V
• MM JESD22-A115-A exceeds 200 V
• Multiple package options
• Specified from -40 °C to +85 °C and -40 °C to +125 °C
技术参数
- 制造商编号
:74HC193PW
- 生产厂家
:Nexperia
- VCC (V)
:2.0 - 6.0
- Output drive capability (mA)
:± 5.2
- Logic switching levels
:CMOS
- tpd (ns)
:20
- Power dissipation considerations
:low
- Tamb (°C)
:-40~125
- Rth(j-a) (K/W)
:101
- Ψth(j-top) (K/W)
:1.0
- Rth(j-c) (K/W)
:27
- Package name
:TSSOP16
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
恩XP |
22+ |
16TSSOP |
9000 |
原厂渠道,现货配单 |
询价 | ||
Nexperia USA Inc. |
24+ |
16-TSSOP |
56200 |
一级代理/放心采购 |
询价 | ||
NEXPERIA/安世 |
22+ |
SOT403-1 |
10990 |
原装正品 |
询价 | ||
NEXPERIA/安世 |
25+ |
SOT403-1 |
600000 |
NEXPERIA/安世全新特价74HC193PW即刻询购立享优惠#长期有排单订 |
询价 | ||
PHI |
24+ |
TSSOP |
2500 |
只做原装正品现货 欢迎来电查询15919825718 |
询价 | ||
ti |
24+ |
N/A |
6980 |
原装现货,可开13%税票 |
询价 | ||
NEXPERIA/安世 |
2447 |
SOT403 |
100500 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
询价 | ||
Nexperia |
2022+ |
原厂原包装 |
8600 |
全新原装 支持表配单 中国著名电子元器件独立分销 |
询价 | ||
NEXPERIA/安世 |
24+ |
原厂原封可拆样 |
65258 |
百分百原装现货,实单必成 |
询价 | ||
PHI |
24+ |
TSSOP16 |
30000 |
询价 |