首页 >XD74LS112>规格书列表

型号下载 订购功能描述制造商 上传企业LOGO

XD74LS112

双清除双J-K触发器

XINLUDA

信路达

74LS112

DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP

The SN54 /74LS112A dual JKflip-flop features individual J, K, clock, and asynchronousset and clear inputs to each flip-flop. When the clock goes HIGH,the inputs are enabled and data will be accepted. The logic level of the Jand K inputs may be allowed to change when the clock pulse is HIGH and the

文件:147.33 Kbytes 页数:4 Pages

Motorola

摩托罗拉

74LS112

DUAL J-K NEGATIVE-EDGE-TRIGGERED FLIP-FLOPS WITH PRESET AND CLEAR

文件:300.4 Kbytes 页数:9 Pages

TI

德州仪器

74LS112

Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flop with Preset, Clear, and Complementary Outputs

General Description This device contains two independent negative-edge-trig gered J-K flip-flops with complementary outputs. The J and K data is processed by the flip-flop on the falling edge of the clock pulse. The clock triggering occurs at a voltage level and is not directly related to the tra

文件:52 Kbytes 页数:5 Pages

FairchildFairchild Semiconductor

仙童半导体飞兆/仙童半导体公司

技术参数

  • 封装:

    DIP16

供应商型号品牌批号封装库存备注价格
XINLUDA(信路达)
2021+
DIP-16
763
询价
24+
N/A
79000
一级代理-主营优势-实惠价格-不悔选择
询价
信路达
21+
DIP-14
50
全新原装鄙视假货
询价
更多XD74LS112供应商 更新时间2025-10-11 8:40:00