首页>XC95288XL-7CS280C>规格书详情
XC95288XL-7CS280C中文资料超威半导体数据手册PDF规格书
相关芯片规格书
更多- XC95288XL-10FGG256I
- XC95288XL-10PQ208C
- XC95288XL-10PQ208I
- XC95288XL-10PQG208C
- XC95288XL-10PQG208I
- XC95288XL-10TQ144C
- XC95288XL-10TQ144I
- XC95288XL-10TQG144C
- XC95288XL-10TQG144I
- XC95288XL-7BG256C
- XC95288XL-7BG256I
- XC95288XL-7BGG256C
- XC95288XL-7BGG256I
- XC95288XL-6
- XC95288XL-6BG256C
- XC95288XL-6BGG256C
- XC95288XL-6CS280C
- XC95288XL-6CSG280C
XC95288XL-7CS280C规格书详情
特性 Features
• 6 ns pin-to-pin logic delays
• System frequency up to 208 MHz
• 288 macrocells with 6,400 usable gates
• Available in small footprint packages
- 144-pin TQFP (117 user I/O pins)
- 208-pin PQFP (168 user I/O pins)
- 256-pin BGA (192 user I/O pins)
- 256-pin FBGA (192 user I/O pins)
- 280-pin CSP (192 user I/O pins)
- Pb-free available for all packages
• Optimized for high-performance 3.3V systems
- Low power operation
- 5V tolerant I/O pins accept 5V, 3.3V, and 2.5V
signals
- 3.3V or 2.5V output capability
- Advanced 0.35 micron feature size CMOS
Fast FLASH™ technology
• Advanced system features
- In-system programmable
- Superior pin-locking and routability with
Fast CONNECT™ II switch matrix
- Extra wide 54-input Function Blocks
- Up to 90 product-terms per macrocell with
individual product-term allocation
- Local clock inversion with three global and one
product-term clocks
- Individual output enable per output pin with local
inversion
- Input hysteresis on all user and boundary-scan pin
inputs
- Bus-hold circuitry on all user pin inputs
- Full IEEE Standard 1149.1 boundary-scan (JTAG)
• Fast concurrent programming
• Slew rate control on individual outputs
• Enhanced data security features
• Excellent quality and reliability
- Endurance exceeding 10,000 program/erase
cycles
- 20 year data retention
- ESD protection exceeding 2,000V
• Pin-compatible with 5V-core XC95288 device in the
208-pin HQFP package
WARNING: Programming temperature range of
TA = 0° C to +70° C
描述 Description
The XC95288XL is a 3.3V CPLD targeted for high-performance, low-voltage applications in leading-edge communications and computing systems. It is comprised of 16
54V18 Function Blocks, providing 6,400 usable gates with
propagation delays of 6 ns. See Figure 2 for architecture overview
Power Estimation
Power dissipation in CPLDs can vary substantially depending on the system frequency, design application and output
loading. To help reduce power dissipation, each macrocell
in a XC9500XL device may be configured for low-power
mode (from the default high-performance mode). In addition, unused product-terms and macrocells are automatically deactivated by the software to further conserve power.
For a general estimate of ICC, the following equation may be
used:
ICC(mA) = MCHS(0.175*PTHS + 0.345) + MCLP(0.052*PTLP
+ 0.272) + 0.04 * MCTOG(MCHS +MCLP)* f
产品属性
- 型号:
XC95288XL-7CS280C
- 制造商:
Xilinx
- 功能描述:
CPLD XC9500XL 6.4K GATES 288 MCRCLLS 125MHZ 0.35UM 3.3V 280C - Trays
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
Xilinx |
21+ |
280-CSBGA(16x16) |
1686 |
进口原装!长期供应!绝对优势价格(诚信经营 |
询价 | ||
xilinx |
22+ |
NULL |
6800 |
询价 | |||
XILINX赛灵思 |
24+ |
BGA280 |
13500 |
免费送样原盒原包现货一手渠道联系 |
询价 | ||
XILINX |
25+23+ |
BGA |
20665 |
绝对原装正品全新进口深圳现货 |
询价 | ||
XILINX/赛灵思 |
23+ |
BGA280 |
6800 |
正规渠道,只有原装! |
询价 | ||
XILINX/赛灵思 |
23+ |
NA |
1200 |
原装正品代理渠道价格优势 |
询价 | ||
XILINX |
2021 |
BGA |
1000 |
全新、原装 |
询价 | ||
N/A |
22+ |
NA |
500000 |
万三科技,秉承原装,购芯无忧 |
询价 | ||
XILINX(赛灵思) |
23+ |
10000 |
只做全新原装,实单来 |
询价 | |||
XILINX |
23+ |
65480 |
询价 |