首页>XC95288XL-10FGG256I>规格书详情
XC95288XL-10FGG256I集成电路(IC)的CPLD(复杂可编程逻辑器件)规格书PDF中文资料

厂商型号 |
XC95288XL-10FGG256I |
参数属性 | XC95288XL-10FGG256I 封装/外壳为256-BGA;包装为托盘;类别为集成电路(IC)的CPLD(复杂可编程逻辑器件);产品描述:IC CPLD 288MC 10NS 256FBGA |
功能描述 | XC95288XL High Performance CPLD |
封装外壳 | 256-BGA |
文件大小 |
242.2 Kbytes |
页面数量 |
14 页 |
生产厂商 | AMD |
中文名称 | 超威半导体 |
网址 | |
数据手册 | |
更新时间 | 2025-8-6 20:00:00 |
人工找货 | XC95288XL-10FGG256I价格和库存,欢迎联系客服免费人工找货 |
XC95288XL-10FGG256I规格书详情
特性 Features
• 6 ns pin-to-pin logic delays
• System frequency up to 208 MHz
• 288 macrocells with 6,400 usable gates
• Available in small footprint packages
- 144-pin TQFP (117 user I/O pins)
- 208-pin PQFP (168 user I/O pins)
- 256-pin BGA (192 user I/O pins)
- 256-pin FBGA (192 user I/O pins)
- 280-pin CSP (192 user I/O pins)
- Pb-free available for all packages
• Optimized for high-performance 3.3V systems
- Low power operation
- 5V tolerant I/O pins accept 5V, 3.3V, and 2.5V
signals
- 3.3V or 2.5V output capability
- Advanced 0.35 micron feature size CMOS
Fast FLASH™ technology
• Advanced system features
- In-system programmable
- Superior pin-locking and routability with
Fast CONNECT™ II switch matrix
- Extra wide 54-input Function Blocks
- Up to 90 product-terms per macrocell with
individual product-term allocation
- Local clock inversion with three global and one
product-term clocks
- Individual output enable per output pin with local
inversion
- Input hysteresis on all user and boundary-scan pin
inputs
- Bus-hold circuitry on all user pin inputs
- Full IEEE Standard 1149.1 boundary-scan (JTAG)
• Fast concurrent programming
• Slew rate control on individual outputs
• Enhanced data security features
• Excellent quality and reliability
- Endurance exceeding 10,000 program/erase
cycles
- 20 year data retention
- ESD protection exceeding 2,000V
• Pin-compatible with 5V-core XC95288 device in the
208-pin HQFP package
WARNING: Programming temperature range of
TA = 0° C to +70° C
描述 Description
The XC95288XL is a 3.3V CPLD targeted for high-performance, low-voltage applications in leading-edge communications and computing systems. It is comprised of 16
54V18 Function Blocks, providing 6,400 usable gates with
propagation delays of 6 ns. See Figure 2 for architecture overview
Power Estimation
Power dissipation in CPLDs can vary substantially depending on the system frequency, design application and output
loading. To help reduce power dissipation, each macrocell
in a XC9500XL device may be configured for low-power
mode (from the default high-performance mode). In addition, unused product-terms and macrocells are automatically deactivated by the software to further conserve power.
For a general estimate of ICC, the following equation may be
used:
ICC(mA) = MCHS(0.175*PTHS + 0.345) + MCLP(0.052*PTLP
+ 0.272) + 0.04 * MCTOG(MCHS +MCLP)* f
产品属性
- 产品编号:
XC95288XL-10FGG256I
- 制造商:
AMD Xilinx
- 类别:
集成电路(IC) > CPLD(复杂可编程逻辑器件)
- 系列:
XC9500XL
- 包装:
托盘
- 可编程类型:
系统内可编程(最少 10000 次编程/擦除循环)
- 供电电压 - 内部:
3V ~ 3.6V
- 工作温度:
-40°C ~ 85°C(TA)
- 安装类型:
表面贴装型
- 封装/外壳:
256-BGA
- 供应商器件封装:
256-FBGA(17x17)
- 描述:
IC CPLD 288MC 10NS 256FBGA
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
XILINX(赛灵思) |
24+ |
标准封装 |
72048 |
原厂直销,大量现货库存,交期快。价格优,支持账期 |
询价 | ||
XILINX/赛灵思 |
22+ |
BGA |
100000 |
代理渠道/只做原装/可含税 |
询价 | ||
XILINX/赛灵思 |
25+ |
BGA |
54658 |
百分百原装现货 实单必成 |
询价 | ||
XILINX |
20+ |
BGA |
9800 |
XILINX原装主营-可开原型号增税票 |
询价 | ||
XILINX/赛灵思 |
24+ |
NA |
990000 |
明嘉莱只做原装正品现货 |
询价 | ||
XILINX |
/ |
BGA |
113 |
一级代理,专注军工、汽车、医疗、工业、新能源、电力 |
询价 | ||
XILINX(赛灵思) |
23+ |
NA |
20094 |
正纳10年以上分销经验原装进口正品做服务做口碑有支持 |
询价 | ||
XILINX/赛灵思 |
2021+ |
1200 |
十年专营原装现货,假一赔十 |
询价 | |||
XILINX/赛灵思 |
24+ |
BGA |
12000 |
原装正品 有挂就有货 |
询价 | ||
XILINX/赛灵思 |
22+ |
256-FBGA |
5000 |
全新原装,力挺实单 |
询价 |