UPD44647094AF5-E33-FQ1-A中文资料瑞萨数据手册PDF规格书

PDF无图
厂商型号

UPD44647094AF5-E33-FQ1-A

功能描述

MOS INTEGRATED CIRCUIT

文件大小

772.27 Kbytes

页面数量

42

生产厂商

RENESAS

中文名称

瑞萨

网址

网址

数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-10-13 10:16:00

人工找货

UPD44647094AF5-E33-FQ1-A价格和库存,欢迎联系客服免费人工找货

UPD44647094AF5-E33-FQ1-A规格书详情

特性 Features

• 1.8 ± 0.1 V power supply

• 165-pin PLASTIC BGA (15 x 17)

• HSTL interface

• DLL/PLL circuitry for wide output data valid window and future frequency scaling

• Separate independent read and write data ports with concurrent transactions

• 100 bus utilization DDR READ and WRITE operation

• Four-tick burst for reduced address frequency

• Two input clocks (K and K#) for precise DDR timing at clock rising edges only

• Two Echo clocks (CQ and CQ#)

• Data Valid pin (QVLD) supported

• Read latency : 2.0 & 2.5 clock cycles (Not selectable by user)

• Internally self-timed write control

• Clock-stop capability. Normal operation is restored in 20 μs after clock is resumed.

• User programmable impedance output (35 to 70 Ω)

• Fast clock cycle time : 2.5 ns (400 MHz) for 2.0 clock cycles read latency,

2.0 ns (500 MHz) for 2.5 clock cycles read latency

• Simple control logic for easy depth expansion

• JTAG 1149.1 compatible test access port

• On-Die Termination (ODT) for better signal quality (Selectable ON/OFF by user)

供应商 型号 品牌 批号 封装 库存 备注 价格
RENESAS/瑞萨
24+
SMD
9600
原装现货,优势供应,支持实单!
询价
RENESAS/瑞萨
BGA
22+
6000
十年配单,只做原装
询价
RENESAS
14
询价
NEC
2023+
DIP
50000
原装现货
询价
RENESAS/瑞萨
23+
BGA
6000
专业配单保证原装正品假一罚十
询价
RENESAS
原厂封装
9800
原装进口公司现货假一赔百
询价
24+
N/A
75000
一级代理-主营优势-实惠价格-不悔选择
询价
RENESAS/瑞萨
23+
BGA
12500
全新原装现货,假一赔十
询价
RENESAS
24+
BGA
36500
一级代理/放心采购
询价
NEC日电
1626+
DIP28
750
代理品牌
询价