首页>UPD44165084BF5-E35-EQ3-A>规格书详情
UPD44165084BF5-E35-EQ3-A中文资料瑞萨数据手册PDF规格书
相关芯片规格书
更多- UPD44165084
- UPD44165082F5-E75-EQ1
- UPD44165082F5-E60-EQ1
- UPD44164364F5-E60-EQ1
- UPD44164365F5-E60-EQ1
- UPD44164364F5-E50-EQ1
- UPD44164365F5-E50-EQ1
- UPD44165082
- UPD44165082F5-E50-EQ1
- UPD44164364AF5-E50-EQ2-A
- UPD44165082AF5-E50-EQ2-A
- UPD44165082AF5-E40-EQ2-A
- UPD44165082A-A
- UPD44165084A-A
- UPD44165084AF5-E33-EQ2-A
- UPD44165084AF5-E40-EQ2-A
- UPD44165084AF5-E50-EQ2-A
- UPD44165084B
UPD44165084BF5-E35-EQ3-A规格书详情
Features
• 1.8 ± 0.1 V power supply
• 165-pin PLASTIC BGA (13 x 15)
• HSTL interface
• PLL circuitry for wide output data valid window and future frequency scaling
• Separate independent read and write data ports with concurrent transactions
• 100 bus utilization DDR READ and WRITE operation
• Four-tick burst for reduced address frequency
• Two input clocks (K and K#) for precise DDR timing at clock rising edges only
• Two output clocks (C and C#) for precise flight time
and clock skew matching-clock and data delivered together to receiving device
• Internally self-timed write control
• Clock-stop capability. Normal operation is restored in 20 μs after clock is resumed.
• User programmable impedance output (35 to 70 Ω)
• Fast clock cycle time : 3.3 ns (300 MHz), 3.5 ns (287 MHz), 4.0 ns (250 MHz), 5.0 ns (200 MHz)
• Simple control logic for easy depth expansion
• JTAG 1149.1 compatible test access port
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
NEC |
2402+ |
BGA |
8324 |
原装正品!实单价优! |
询价 | ||
NEC |
08+ |
BGA |
30 |
原装现货 |
询价 | ||
23+ |
69820 |
终端可以免费供样,支持BOM配单! |
询价 | ||||
NEC |
24+ |
BGA |
5000 |
原包装进口现货假一赔十 |
询价 | ||
NEC |
BGA |
1200 |
正品原装--自家现货-实单可谈 |
询价 | |||
NEC |
23+ |
BGA |
11200 |
原厂授权一级代理、全球订货优势渠道、可提供一站式BO |
询价 | ||
NEC |
23+ |
BGA |
24981 |
原装正品代理渠道价格优势 |
询价 | ||
NEC |
08+ |
BGA |
880000 |
明嘉莱只做原装正品现货 |
询价 | ||
NEC |
24+ |
NA/ |
3375 |
原装现货,当天可交货,原型号开票 |
询价 | ||
NEC |
23+24 |
BGA |
29850 |
原盒原标.进口原装.支持实单 .价格优势 |
询价 |