首页>UPD44164362BF5-E40-EQ3>规格书详情
UPD44164362BF5-E40-EQ3中文资料瑞萨数据手册PDF规格书
相关芯片规格书
更多- UPD44164185F5-E60-EQ1
- UPD44164185F5-E50-EQ1
- UPD44164185F5-E40-EQ1
- UPD44164362A-A
- UPD44164362AF5-E33-EQ2-A
- UPD44164362AF5-E40-EQ2-A
- UPD44164362AF5-E50-EQ2-A
- UPD44164362B
- UPD44164362BF5-E33-EQ3
- UPD44164362BF5-E33-EQ3-A
- UPD44164362BF5-E33Y-EQ3
- UPD44164362BF5-E33Y-EQ3-A
- UPD44164362BF5-E35-EQ3
- UPD44164362BF5-E35-EQ3-A
- UPD44164362BF5-E35Y-EQ3
- UPD44164362BF5-E35Y-EQ3-A
- UPD44164185BF5-E35Y-EQ3-A
- UPD44164185BF5-E40-EQ3
UPD44164362BF5-E40-EQ3规格书详情
Features
• 1.8 ± 0.1 V power supply
• 165-pin PLASTIC BGA (13 x 15)
• HSTL interface
• PLL circuitry for wide output data valid window and future frequency scaling
• Pipelined double data rate operation
• Common data input/output bus
• Two-tick burst for low DDR transaction size
• Two input clocks (K and K#) for precise DDR timing at clock rising edges only
• Two output clocks (C and C#) for precise flight time
and clock skew matching-clock and data delivered together to receiving device
• Internally self-timed write control
• Clock-stop capability. Normal operation is restored in 20 μs after clock is resumed.
• User programmable impedance output (35 to 70 Ω)
• Fast clock cycle time : 3.3 ns (300 MHz), 3.5 ns (287 MHz), 4.0 ns (250 MHz), 5.0 ns (200 MHz)
• Simple control logic for easy depth expansion
• JTAG 1149.1 compatible test access port
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
NEC |
08+ |
BGA |
880000 |
明嘉莱只做原装正品现货 |
询价 | ||
NEC |
2402+ |
BGA |
8324 |
原装正品!实单价优! |
询价 | ||
NEC |
23+ |
BGA |
24981 |
原装正品代理渠道价格优势 |
询价 | ||
原厂正品 |
23+ |
SOP/DIP |
5000 |
原装正品,假一罚十 |
询价 | ||
RENESAS |
24+ |
BGA |
80000 |
只做自己库存,全新原装进口正品假一赔百,可开13%增 |
询价 | ||
REN |
2447 |
BGA |
100500 |
一级代理专营品牌!原装正品,优势现货,长期排单到货 |
询价 | ||
RENESAS |
22+ |
NA |
500000 |
万三科技,秉承原装,购芯无忧 |
询价 | ||
NEC |
22+ |
BGA |
25000 |
只有原装原装,支持BOM配单 |
询价 | ||
NEC |
24+ |
BGA |
30000 |
一级代理原装现货假一罚十 |
询价 | ||
NEC |
21+ |
BGA |
1098 |
询价 |