首页>UPD44164362BF5-E40-EQ3-A>规格书详情
UPD44164362BF5-E40-EQ3-A中文资料瑞萨数据手册PDF规格书
相关芯片规格书
更多- UPD44164185F5-E60-EQ1
- UPD44164185F5-E50-EQ1
- UPD44164185F5-E40-EQ1
- UPD44164362A-A
- UPD44164362AF5-E33-EQ2-A
- UPD44164362AF5-E40-EQ2-A
- UPD44164362AF5-E50-EQ2-A
- UPD44164362B
- UPD44164362BF5-E33-EQ3
- UPD44164362BF5-E33-EQ3-A
- UPD44164362BF5-E33Y-EQ3
- UPD44164362BF5-E33Y-EQ3-A
- UPD44164362BF5-E35-EQ3
- UPD44164362BF5-E35-EQ3-A
- UPD44164362BF5-E35Y-EQ3
- UPD44164362BF5-E35Y-EQ3-A
- UPD44164362BF5-E40-EQ3
- UPD44164185BF5-E40-EQ3
UPD44164362BF5-E40-EQ3-A规格书详情
Features
• 1.8 ± 0.1 V power supply
• 165-pin PLASTIC BGA (13 x 15)
• HSTL interface
• PLL circuitry for wide output data valid window and future frequency scaling
• Pipelined double data rate operation
• Common data input/output bus
• Two-tick burst for low DDR transaction size
• Two input clocks (K and K#) for precise DDR timing at clock rising edges only
• Two output clocks (C and C#) for precise flight time
and clock skew matching-clock and data delivered together to receiving device
• Internally self-timed write control
• Clock-stop capability. Normal operation is restored in 20 μs after clock is resumed.
• User programmable impedance output (35 to 70 Ω)
• Fast clock cycle time : 3.3 ns (300 MHz), 3.5 ns (287 MHz), 4.0 ns (250 MHz), 5.0 ns (200 MHz)
• Simple control logic for easy depth expansion
• JTAG 1149.1 compatible test access port
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
NEC |
23+ |
BGA |
3000 |
一级代理原厂VIP渠道,专注军工、汽车、医疗、工业、 |
询价 | ||
NEC |
21+ |
BGA |
10000 |
全新原装 公司现货 价格优 |
询价 | ||
NEC |
22+ |
BGA |
25000 |
只有原装原装,支持BOM配单 |
询价 | ||
RENESAS |
24+ |
BGA |
20000 |
全新原厂原装,进口正品现货,正规渠道可含税!! |
询价 | ||
23+ |
69820 |
终端可以免费供样,支持BOM配单! |
询价 | ||||
NEC |
24+ |
BGA |
30000 |
一级代理原装现货假一罚十 |
询价 | ||
NEC |
08+ |
BGA |
30 |
原装现货 |
询价 | ||
NEC |
24+ |
BGA |
5000 |
原包装进口现货假一赔十 |
询价 | ||
NEC |
23+24 |
BGA |
29850 |
原盒原标.进口原装.支持实单 .价格优势 |
询价 | ||
NEC |
2402+ |
BGA |
8324 |
原装正品!实单价优! |
询价 |