首页>TMS320DM8127>规格书详情

TMS320DM8127数据手册集成电路(IC)的DSP(数字信号处理器)规格书PDF

PDF无图
厂商型号

TMS320DM8127

参数属性

TMS320DM8127 封装/外壳为684-BFBGA,FCBGA;包装为卷带(TR);类别为集成电路(IC)的DSP(数字信号处理器);产品描述:IC DGTL MEDIA PROCESSR 684FCBGA

功能描述

DaVinci 数字媒体处理器

封装外壳

684-BFBGA,FCBGA

制造商

TI Texas Instruments

中文名称

德州仪器 美国德州仪器公司

数据手册

下载地址下载地址二

更新时间

2025-8-13 19:00:00

人工找货

TMS320DM8127价格和库存,欢迎联系客服免费人工找货

TMS320DM8127规格书详情

描述 Description

TMS320DM8127 DaVinci Digital Media processors are highly integrated,programmable platforms that leverage the technology to meet the processing needsof the following applications to name a few:IP Network Cameras IndustrialAutomation Network Cameras Stereo Cameras Video Surveillance HD VideoConferencing Car Black BoxHome Audio and Video Equipment
The device enables Original-Equipment Manufacturers (OEMs) andOriginal-Design Manufacturers (ODMs) to quickly bring to market devicesfeaturing robust operating systems support, rich user interfaces, and highprocessing performance through the maximum flexibility of a fully integratedmixed processor solution. The device also combines programmable video and audioprocessing with a highly integrated peripheral set.
Programmability is provided by an ARM Cortex-A8 RISC CPU with Neon extension,TI C674x VLIW floating-point DSP core, and high-definition video and imagingcoprocessors. The ARM lets developers keep control functions separate from A/Valgorithms programmed on the DSP and coprocessors, thus reducing the complexityof the system software. The ARM Cortex-A8 32-Bit RISC Core with Neonfloating-point extension includes: 32KB of Instruction cache; 32KB of Datacache; 256KB of L2 Cache; 48KB of Boot ROM; and 64KB of RAM.
The rich peripheral set provides the ability to control external peripheraldevices and communicate with external processors. For details on each of theperipherals, see the related sections in this document and the associatedperipheral reference guides. The peripheral set includes: HD Video ProcessingSubsystem Dual Port Gigabit Ethernet MACs (10/100/1000 Mbps) [Ethernet Switch]with MII/RMII/GMII/RGMII and MDIO interface supporting IEEE 1588 Time-Stamping,AVB, and Industrial Ethernet ProtocolsTwo USB ports with integrated 2.0 PHY PCIex1 GEN2 Compliant interfaceTwo 10-serializer McASP audio serial ports (with DITmode)Four quad-serilaizer McASP audio serial ports (with DIT mode)One McBSPmultichannel buffered serial portSix UARTs with IrDA and CIR supportFour SPIserial interfacesThree MMC/SD/SDIO serial interfacesFour I2C masterand slave interfaces Parallel Camera Interface (CAM)Up to128 General-Purpose I/Os (GPIOs)Eight 32-bit general-purpose timers Systemwatchdog timer Dual DDR2, and DDR3 SDRAM interfacesFlexible 8- or 16-bitasynchronous memory interfaceTwo Controller Area Network (DCAN) modulesSpinLockMailbox
The TMS320DM8127 DaVinci Digital Media processors also include ahigh-definition video and imaging coprocessor 2 (HDVICP2) to off-load many videoand imaging processing tasks from the DSP core, making more DSP MIPS availablefor common video and imaging algorithms. Additionally, the TMS320DM8127 DaVinciDigital Media processors have a complete set of development tools for both theARM and DSP which include C compilers, a DSP assembly optimizer to simplifyprogramming and scheduling, and a Microsoft® Windows™ debugger interface forvisibility into source code execution.
The C674x DSP core is the high-performance floating-point DSP generation inthe TMS320C6000 DSP platform and is code-compatible with previous generationC64x Fixed-Point and C67x Floating-Point DSP generation. The C674xFloating-Point DSP processor uses 32KB of L1 program memory with EDC and 32KB ofL1 data memory. Up to 32KB of L1P can be configured as program cache. Theremaining memory is noncacheable no-wait-state program memory. Up to 32KB of L1Dcan be configured as data cache. The remaining memory is noncacheableno-wait-state data memory. The DSP has 256KB of L2 RAM with ECC, which can bedefined as SRAM, L2 cache, or a combination of both. All C674x L3 and off-chip

特性 Features

• High-Performance DaVinci Video Processors
• Up to 1-GHz ARM® Cortex®-A8 RISC Core
• Up to 750-MHz C674x VLIW DSP
• Up to 6000 MIPS and 4500 MFLOPS
• Fully Software-Compatible with C67x+, C64x+
• ARM Cortex-A8 Core
• ARMv7 Architecture
• In-Order, Dual-Issue, Superscalar Processor Core
• Neon™ Multimedia Architecture
• Supports Integer and Floating Point
• Jazelle® RCT Execution Environment
• ARM Cortex-A8 Memory Architecture
• 32KB of Instruction and Data Caches
• 256KB of L2 Cache
• 64KB of RAM, 48KB of Boot ROM
• TMS320C674x Floating-Point VLIW DSP
• 64 General-Purpose Registers (32-Bit)
• Six ALU (32-/40-Bit) Functional Units
• Supports 32-Bit Integer, SP (IEEE Single Precision/32-Bit) and DP(IEEE Double Precision/64-Bit) Floating Point
• Supports up to Four SP Adds Per Clock and Four DP Adds Every TwoClocks
• Supports up to Two Floating-Point (SP or DP) Approximate Reciprocal orSquare Root Operations Per Cycle
• Two Multiply Functional Units
• Mixed-Precision IEEE Floating-Point Multiply Supported up to:
• 2 SP x SP → SP Per Clock
• 2 SP x SP → DP Every Two Clocks
• 2 SP x DP → DP Every Three Clocks
• 2 DP x DP → DP Every Four Clocks
• Fixed-Point Multiply Supports Two 32 x 32 Multiplies, Four 16 x 16-BitMultiplies Including Complex Multiplies, or Eight 8 x 8-Bit Multiplies perClock Cycle
• 128KB of On-Chip Memory Controller (OCMC) RAM
• Imaging Subsystem (ISS)
• Camera Sensor Connection
• Parallel Connection for Raw (up to 16-Bit) and BT.656 or BT.1120 (8-and 16-Bit)
• CSI2 Serial Connection
• Image Sensor Interface (ISIF) for Handling Image and Video Data From theCamera Sensor
• Image Pipe Interface (IPIPEIF) for Image and Video Data ConnectionBetween Camera Sensor, ISIF, IPIPE, and DRAM
• Image Pipe (IPIPE) for Real-Time Image and Video Processing
• Resizer
• Resizing Image and Video From 1/16x to 8x
• Generating Two Different Resizing Outputs Concurrently
• Hardware 3A Engine (H3A) for Generating Key Statistics for 3A (AE, AWB,and AF) Control
• Face Detect Engine (FD)
• Hardware Face Detection for up to 35 Faces at OPP100
• Programmable High-Definition Video Image Coprocessing (HDVICP v2) Engine
• Encode, Decode, Transcode Operations
• H.264, MPEG-2, VC-1, MPEG-4, SP/ASP, JPEG/MJPEG
• Media Controller
• Controls the HDVPSS and ISS
• Endianness
• ARM and DSP Instructions/Data – Little Endian
• HD Video Processing Subsystem (HDVPSS)
• One 165-MHz HD Video Capture Input
• One 16- or 24-Bit Input, Splittable into Dual 8-Bit SD CapturePorts
• Two 165-MHz HD Video Display Outputs
• One 16-, 24-, or 30-Bit Output and One 16- or 24-BitOutput
• Composite or S-Video Analog Output
• Macrovision® Support Available
• Digital HDMI 1.3 Transmitter With Integrated PHY
• Advanced Video Processing Features Such as Scan, Format, RateConversion
• Three Graphics Layers and Compositors
• Dual 32-Bit DDR2/DDR3 SDRAM Interfaces
• Supports up to DDR2-800 and DDR3-1066
• Up to Eight x 8 Devices Total 2GB of Total Address Space
• Dynamic Memory Manager (DMM)
• Programmable Multi-Zone Memory Mapping and Interleaving
• Enables Efficient 2D Block Accesses
• Supports Tiled Objects in 0°, 90°, 180°, or 270° Orientation andMirroring
• Optimizes Interlaced Accesses
• General-Purpose Memory Controller (GPMC)
• 8- or 16-Bit Multiplexed Address and Data Bus
• 512MB of Address Space Divided Among up to 8 Chip Selects
• Glueless Interface to NOR Flash, NAND Flash (BCH/Hamming Error CodeDetection), SRAM and Pseudo-SRAM
• Error Locator Module (ELM) Outside of GPMC to Provide Up to 16-Bit or512-Byte Hardware ECC for NAND
• Flexible Asynchronous Protocol Control for Interface to FPGA, CPLD,ASICs, and so Forth
• Enhanced Direct Memory Access (EDMA) Controller
• Four Transfer Controllers
• 64 Independent DMA Channels and 8 Independent QDMA Channels
• Dual Port Ethernet (10/100/1000 Mbps) With Optional Switch
• IEEE 802.3 Compliant (3.3-V I/O Only)
• MII/RMII/GMII/RGMII Media Independent Interfaces
• Management Data I/O (MDIO) Module
• Reset Isolation
• IEEE 1588 Time-Stamping, AVB, and Industrial EthernetProtocols
• Dual USB 2.0 Ports With Integrated PHYs
• USB2.0 High- and Full-Speed Clients
• USB2.0 High-, Full-, and Low-Speed Hosts, or OTG
• Supports End Points 0–15
• One PCI Express 2.0 Port With Integrated PHY
• Single Port With One Lane at 5.0 GT/s
• Configurable as Root Complex or Endpoint
• Eight 32-Bit General-Purpose Timers (Timer1–8)
• One System Watchdog Timer (WDT0)
• Six Configurable UART/IrDA/CIR Modules
• UART0 With Modem Control Signals
• Supports up to 3.6864 Mbps UART0/1/2
• Supports up to 12 Mbps UART3/4/5
• SIR, MIR, FIR (4.0 MBAUD), and CIR
• Four Serial Peripheral Interfaces (SPIs) (up to 48 MHz)
• Each With Four Chip Selects
• Three MMC/SD/SDIO Serial Interfaces (up to 48 MHz)
• Three Supporting up to 1-, 4-, or 8-Bit Modes
• Four Inter-Integrated Circuit (I2C Bus) Ports
• Six Multichannel Audio Serial Ports (McASPs)
• Dual Ten Serializer Transmit and Receive Ports
• Quad Four Serializer Transmit and Receive Ports
• DIT-Capable For S/PDIF (All Ports)
• Multichannel Buffered Serial Port (McBSP)
• Transmit and Receive Clocks up to 48 MHz
• Two Clock Zones and Two Serial Data Pins
• Supports TDM, I2S, and Similar Formats
• Real-Time Clock (RTC)
• One-Time or Periodic Interrupt Generation
• Up to 128 General-Purpose I/O (GPIO) Pins
• One Spin Lock Module with up to 128 Hardware Semaphores
• One Mailbox Module with 12 Mailboxes
• On-Chip ARM ROM Bootloader (RBL)
• Power, Reset, and Clock Management
• Multiple Independent Core Power Domains
• Multiple Independent Core Voltage Domains
• Support for Three Operating Points (OPP100, OPP120, OPP166) per VoltageDomain
• Clock Enable and Disable Control for Subsystems andPeripherals
• 32KB of Embedded Trace Buffer (ETB) and 5-Pin Trace Interface forDebug
• IEEE 1149.1 (JTAG) Compatible
• 684-Pin Pb-Free BGA Package (CYE Suffix), 0.8-mm Ball Pitch With ViaChannel Technology to Reduce PCB Cost
• 45-nm CMOS Technology

技术参数

  • 制造商编号

    :TMS320DM8127

  • 生产厂家

    :TI

  • Operating systems

    :0

  • Arm MHz (Max.)

    :1000

  • Arm CPU

    :1 Arm Cortex-A8

  • DSP

    :1 C674x

  • Video acceleration

    :1 HDVICP

  • Video port (configurable)

    :2 Output1 Input2 SD DACs1 HDMI TX

  • USB

    :2 USB2.0 w/phy

  • PCI/PCIe

    :PCIe x1 GEN2

  • Ethernet MAC

    :10/100/1000 2-port

  • DRAM

    :LPDDRDDR2DDR3

  • SPI

    :4

  • I2C

    :4

  • UART(SCI)

    :6

  • On-chip L2 cache/RAM

    :256 KB

  • Operating temperature range(C)

    :-40 to 900 to 90

  • Rating

    :Catalog

  • Display

    :2 LCD

供应商 型号 品牌 批号 封装 库存 备注 价格
TI
24+
SMD
10000
全新原厂原装,进口正品现货,正规渠道可含税!!
询价
Texas Instruments
20+
FCBGA-648
15988
TI全新DSP-可开原型号增税票
询价
TI
2016+
FCBGA684
3000
主营TI,绝对原装,假一赔十,可开17%增值税发票!
询价
TI
1802+
BGA
6528
只做原装正品现货,或订货假一赔十!
询价
TI/德州仪器
25+
25000
原厂原包 深圳现货 主打品牌 假一赔百 可开票!
询价
TI
23+
FCBGA68
8600
受权代理!全新原装现货特价热卖!
询价
TI
23+
BGA
15000
一级代理原装现货
询价
TI/德州仪器
21+
FCBGA684
36680
只做原装,质量保证
询价
TI
24+
FCBGA|684
8230
免费送样原盒原包现货一手渠道联系
询价
TI
25+23+
BGA
23688
绝对原装全新正品现货/优势渠道商、原盘原包原盒
询价