首页>TDRV018-SW-95>规格书详情

TDRV018-SW-95中文资料TEWS数据手册PDF规格书

TDRV018-SW-95
厂商型号

TDRV018-SW-95

功能描述

Reconfigurable FPGA with 16 x 16 bit Analog Input

文件大小

336.54 Kbytes

页面数量

3

生产厂商 TEWS Technologies GmbH
企业简称

TEWS

中文名称

TEWS Technologies GmbH官网

原厂标识
数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-6-23 17:53:00

人工找货

TDRV018-SW-95价格和库存,欢迎联系客服免费人工找货

TDRV018-SW-95规格书详情

Application Information

The TXMC639 is a standard single-width Switched

Mezzanine Card (XMC) compatible module providing

a user configurable FPAG (AMD KintexTM 7) with up

to 16 differential ADC input channels and up to 8

single ended DAC output channels.

The TXMC639 ADC input channels are based on the

Octal 16-Bit 1.5Msps Differential LTC2320-16 ADC.

The TXMC639-11R provides 16, the TXMC639-10R

8 ADC channels. Each channel has a resolution of 16

bit and can operate at up to 1.5 Msps. The analog

input circuit is designed to configurable differential

input voltages ranges of ±20.57 V, ±10.28 V or ±5.14

V.

The TXMC639 DAC output channels are based on

the Dual 16bit AD5547 DAC. The TXMC639-11R

provides 8, the TXMC639-10R 4 DAC channels. Each

DAC output is designed as a configurable singleended

bipolar analog output. Output voltage is

configurable as ±10.0 V, ±5.0 V or ±2.5 V.

32 ESD-protected TTL lines provide a flexible digital

interface. All I/O lines are individually programmable

either as input or output. Input I/O lines are tri-stated

and could be used with the on-board pull up or as tristated

output. Each TTL I/O line has a pull resistor

sourced by a common pull voltage. The pull voltage

level is selectable to be either +3.3 V, +5.0 V or GND.

16 of these ESD-protected TTL lines can be switched

between TTL interface and RS422 interface.

Switching is done via the Board Configuration

Controller (BCC). All 8 RS422 transceivers have

individual internal switchable terminations.

For customer specific I/O extension or inter-board

communication, the TXMC639 provides 64 FPGA

I/Os on P14 and 4 FPGA Multi-Gigabit-Transceiver

on P16. P14 I/O lines can be configured as 64 single

ended LVCMOS25 or as 32 differential LVDS25

interface in accordance with TEWS CMC modules.

The User FPGA is connected to a 1GB, 32 bit wide

DDR3L SDRAM. The SDRAM-interface uses an

internal Memory Controller and is routed to a HP bank

of User FPGA KintexTM 7.

The TXMC639 is delivered with an FPGA Board

Reference Design (BRD). This is the standard

content of the serial configuration SPI flash, and is

loaded into the user FPGA by default after power up.

The User FPGA can also be configured via the onboard

Board Configuration Controller (BCC) or via

JTAG interface using a AMD programmer. For full

PCIe specification compliance the AMD Tandem

Configuration Feature is supported. The SPI flash

device is in-system programmable. Also an in-circuit

debugging option is available via a JTAG header for

real-time debugging of the User FPGA design.

User applications for the TXMC639 with KintexTM 7

FPGA can be developed using the design software

Vivado Design Suite. A full (non-webpack) license for

the Vivado Design Suite design tool is required, due

to FPGA density.

供应商 型号 品牌 批号 封装 库存 备注 价格
23+
11200
原厂授权一级代理、全球订货优势渠道、可提供一站式BO
询价
台湾圜达DIP
20+
DIP
1025
原装现货
询价
DIP
DIP-10
35560
一级代理 原装正品假一罚十价格优势长期供货
询价
TE Connectivity(泰科电子)
23+
-
1701
原装现货/专做开关15年
询价
上和/SUNHOL
1736+
DIP
8529
专营继电器只做原装正品假一赔十!
询价
SUNHOLD
25+23+
DIP8
67291
绝对原装正品现货,全新深圳原装进口现货
询价
Tektronix
5
全新原装 货期两周
询价
TE/泰科
24+
12819
原厂现货渠道
询价
DIPTRONICS
24+
原封装
1007
原装现货假一罚十
询价
24+
414
现货供应
询价