首页>SSTV16859BS>规格书详情

SSTV16859BS中文资料2.5 V 13-bit to 26-bit SSTL_2 registered buffer for stacked DDR DIMM数据手册恩XP规格书

PDF无图
厂商型号

SSTV16859BS

功能描述

2.5 V 13-bit to 26-bit SSTL_2 registered buffer for stacked DDR DIMM

制造商

恩XP

中文名称

N智浦

数据手册

下载地址下载地址二

更新时间

2025-10-1 19:09:00

人工找货

SSTV16859BS价格和库存,欢迎联系客服免费人工找货

SSTV16859BS规格书详情

描述 Description

DESCRIPTION
The SSTV16859 is a 13-bit to 26-bit SSTL_2 registered driver with differential clock inputs, designed to operate between 2.3 V and 2.7 V. All inputs are compatible with the JEDEC standard for SSTL_2 with VREF normally at 0.5*VDD, except the LVCMOS reset (RESET) input. All outputs are SSTL_2, Class II compatible which can be used for standard stub-series applications or capacitive loads. Master reset (RESET) asynchronously resets all registers to zero.
The SSTV16859 is intended to be incorporated into standard DIMM (Dual In-Line Memory Module) designs defined by JEDEC, such as DDR (Double Data Rate) SDRAM and SDRAM II Memory Modules. Different from traditional SDRAM, DDR SDRAM transfers data on both clock edges (rising and falling), thus doubling the peak bus bandwidth. A DDR DRAM rated at 133 MHz will have a burst rate of 266 MHz.
The device data inputs consist of different receivers. One differential input is tied to the input pin while the other is tied to a reference input pad, which is shared by all inputs.
The clock input is fully differential (CK and CK) to be compatible with DRAM devices that are installed on the DIMM. Data are registered at the crossing of CK going high, and CK going low. However, since the control inputs to the SDRAM change at only half the data rate, the device must only change state on the positive transition of the CK signal. In order to be able to provide defined outputs from the device even before a stable clock has been supplied, the device has an asynchronous input pin (RESET), which when held to the LOW state, resets all registers and all outputs to the LOW state.
The device supports low-power standby operation. When RESET is low, the differential input receivers are disabled, and undriven (floating) data, clock, and reference voltage (VREF) inputs are allowed. In addition, when RESET is low, all registers are reset, and all outputs are forced low. The LVCMOS RESET input must always be held at a valid logic high or low level.
To ensure defined outputs from the register before a stable clock has been supplied, RESET must be held in the low state during power-up.
In the DDR DIMM application, RESET is specified to be completely asynchronous with respect to CK and CK. Therefore, no timing relationship can be guaranteed between the two. When entering RESET, the register will be cleared and the outputs will be driven low. As long as the data inputs are low, and the clock is stable during the time from the low-to-high transition of RESET until the input receivers are fully enabled, the outputs will remain low.
Available in 64-pin plastic thin shrink small outline package.FEATURES
• Stub-series terminated logic for 2.5 V VDD (SSTL_2)
• Optimized for stacked DDR (Double Data Rate) SDRAM
   applications
• Supports SSTL_2 signal inputs as per JESD 8–9
• Flow-through architecture optimizes PCB layout
• ESD classification testing is done to JEDEC Standard JESD22.
   Protection exceeds 2000 V to HBM per method A114.
• Latch-up testing is done to JEDEC Standard JESD78, which
   exceeds 100 mA.
• Supports efficient low power standby operation
• Full DDR 200/266 solution for stacked DIMMs at 2.5 V when used
   with PCKV857
• See SSTV16857 for JEDEC compliant register support in
   unstacked DIMM applications
• See SSTV16856 for driver/buffer version with mode select.

特性 Features

• Stub-series terminated logic for 2.5 V VDD (SSTL_2)
• Optimized for stacked DDR (Double Data Rate) SDRAM
   applications
• Supports SSTL_2 signal inputs as per JESD 8–9
• Flow-through architecture optimizes PCB layout
• ESD classification testing is done to JEDEC Standard JESD22.
   Protection exceeds 2000 V to HBM per method A114.
• Latch-up testing is done to JEDEC Standard JESD78, which
   exceeds 100 mA.
• Supports efficient low power standby operation
• Full DDR 200/266 solution for stacked DIMMs at 2.5 V when used
   with PCKV857
• See SSTV16857 for JEDEC compliant register support in
   unstacked DIMM applications
• See SSTV16856 for driver/buffer version with mode select.

应用 Application

• Supports SSTL_2 signal inputs as per JESD 8–9
• Flow-through architecture optimizes PCB layout
• ESD classification testing is done to JEDEC Standard JESD22.
   Protection exceeds 2000 V to HBM per method A114.
• Latch-up testing is done to JEDEC Standard JESD78, which
   exceeds 100 mA.
• Supports efficient low power standby operation
• Full DDR 200/266 solution for stacked DIMMs at 2.5 V when used
   with PCKV857
• See SSTV16857 for JEDEC compliant register support in
   unstacked DIMM applications
• See SSTV16856 for driver/buffer version with mode select.

供应商 型号 品牌 批号 封装 库存 备注 价格
PHI
24+
QFN
990000
明嘉莱只做原装正品现货
询价
PHI
25+23+
QFN
34989
绝对原装正品全新进口深圳现货
询价
PHI
22+
QFN
3000
原装正品,支持实单
询价
PHI
25+
SSOP
4500
全新原装、诚信经营、公司现货销售!
询价
PHI
23+
BGA/7*7
7000
绝对全新原装!100%保质量特价!请放心订购!
询价
只做原装
24+
QFN
36520
一级代理/放心采购
询价
PHI
17+
QFN
6200
100%原装正品现货
询价
PHI
2024+
BGA
50000
原装现货
询价
恩XP
23+
56HVQFN
8000
只做原装现货
询价
ICS
24+
TSSOP
6232
公司原厂原装现货假一罚十!特价出售!强势库存!
询价