首页>SSTU32865ET>规格书详情
SSTU32865ET中文资料1.8 V 28-bit 1:2 registered buffer with parity for DDR2 RDIMM applications数据手册恩XP规格书
SSTU32865ET规格书详情
描述 Description
Overview Archived content is no longer updated and is made available for historical reference only.
The SSTU32865 is a 1.8 V 28-bit 1:2 register specifically designed for use on two rank by four (2R x 4) and similar high-density Double Data Rate 2 (DDR2) memory modules. It is similar in function to the JEDEC-standard 14-bit DDR2 register, but integrates the functionality of the normally required two registers in a single package, thereby freeing up board real-estate and facilitating routing to accommodate high-density Dual In-line Memory Module (DIMM) designs.
The SSTU32865 also integrates a parity function, which accepts a parity bit from the memory controller, compares it with the data received on the D-inputs and indicates whether a parity error has occurred on its open-drain PTYERR pin (active-LOW).
The SSTU32865 is packaged in a 160-ball, 12 x 18 grid, 0.65 mm ball pitch, thin profile fine-pitch ball grid array (TFBGA) package, which-while requiring a minimum 9 mm x 13 mm of board space-allows for adequate signal routing and escape using conventional card technology.
特性 Features
•28-bit data register supporting DDR2
•Fully compliant to JEDEC standard JESD82-9
•Supports 2 rank by 4 DIMM density by integrating equivalent functionality of two JEDEC-standard DDR2 registers (i.e. 2 x SSTU32864 or 2 x SSTU32866)
•Parity checking function across 22 input data bits
•Parity out signal
•Controlled output impedance drivers enable optimal signal integrity and speed
•Exceeds JESD82-9 speed performance (1.8 ns max. single-bit switching propagation delay, 2.0 ns max. mass-switching)
•Supports up to 450 MHz clock frequency of operation
•Optimized pinout for high-density DDR2 module design
•Chip-selects minimize power consumption by gating data outputs from changing state
•Supports Stub Series Terminated Logic SSTL_18 data inputs
•Differential clock (CK and CK) inputs
•Supports Low Voltage Complementary Metal Oxide Semiconductor (LVCMOS) switching levels on the control and RESET inputs
•Single 1.8 V supply operation
•Available in 160-ball 9 mm x 13 mm, 0.65 mm ball pitch TFBGA package
应用 Application
High-density (e.g. 2 rank by 4) DDR2 registered DIMMs
DDR2 Registered DIMMs (RDIMM) desiring parity checking functionality
供应商 | 型号 | 品牌 | 批号 | 封装 | 库存 | 备注 | 价格 |
---|---|---|---|---|---|---|---|
PHI |
24+ |
NA/ |
3000 |
优势代理渠道,原装正品,可全系列订货开增值税票 |
询价 | ||
恩XP |
2016+ |
BGA |
3000 |
只做原装,假一罚十,公司可开17%增值税发票! |
询价 | ||
PHIL |
25+23+ |
BGA |
21938 |
绝对原装正品全新进口深圳现货 |
询价 | ||
PHI |
22+ |
BGA |
3000 |
原装正品,支持实单 |
询价 | ||
PHI |
22+ |
BGA |
8200 |
原装现货库存.价格优势 |
询价 | ||
恩XP |
原厂封装 |
9800 |
原装进口公司现货假一赔百 |
询价 | |||
恩XP |
23+ |
DIP16 |
5000 |
原装正品,假一罚十 |
询价 | ||
NEXPERIA |
1650+ |
LFBGA160 |
12500 |
只做原装进口,假一罚十 |
询价 | ||
PHI |
2004+ |
BGA |
127 |
原装现货 |
询价 | ||
PHI |
24+ |
BGA |
15300 |
公司常备大量原装现货,可开13%增票! |
询价 |