首页>SN75LVDS83A>规格书详情

SN75LVDS83A中文资料10 至 100MHz Flatlink™ 低压差分信号 (LVDS) 发送器数据手册TI规格书

PDF无图
厂商型号

SN75LVDS83A

参数属性

SN75LVDS83A 封装/外壳为56-TFSOP(0.240",6.10mm 宽);包装为卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带;类别为集成电路(IC)的驱动器接收器收发器;产品描述:IC DRIVER 5/0 56TSSOP

功能描述

10 至 100MHz Flatlink™ 低压差分信号 (LVDS) 发送器

封装外壳

56-TFSOP(0.240",6.10mm 宽)

制造商

TI Texas Instruments

中文名称

德州仪器 美国德州仪器公司

数据手册

下载地址下载地址二

更新时间

2025-9-23 17:06:00

人工找货

SN75LVDS83A价格和库存,欢迎联系客服免费人工找货

SN75LVDS83A规格书详情

描述 Description

The SN75LVDS83A Flatlink™ transmitter device contains four 7-bit parallel-load serial-out shift registers, a 7× clock synthesizer, and five Low-Voltage Differential Signaling (LVDS) line drivers in a single integrated circuit. These functions allow 28 bits of single-ended LVTTL data to be synchronously transmitted over five balanced-pair conductors for receipt by a compatible receiver, such as the SN75LVDS82 and LCD panels with integrated LVDS receiver.

When transmitting, data bits D0 through D27 are each loaded into registers upon the edge of the input clock signal (CLKIN). The rising or falling edge of the clock can be selected via the clock select (CLKSEL) pin. The frequency of CLKIN is multiplied seven times, and then used to unload the data registers in 7-bit slices and serially. The four serial streams and a phase-locked clock (CLKOUT) are then output to LVDS output drivers. The frequency of CLKOUT is the same as the input clock, CLKIN.

The SN75LVDS83A requires no external components and little or no control. The data bus appears the same at the input to the transmitter and output of the receiver with the data transmission transparent to the user(s). The only user intervention is selecting a clock rising edge by inputting a high level to CLKSEL or a falling edge with a low-level input, and the possible use of the Shutdown/Clear (SHTDN). SHTDN is an active-low input to inhibit the clock, and shut off the LVDS output drivers for lower power consumption. A low-level on this signal clears all internal registers to a low-level.

The SN75LVDS83A is characterized for operation over ambient air temperatures of –10°C to 70°C.

Alternative device option: The SN75LVDS83B is an alternative to the SN75LVDS83A for clock frequency range of 10 MHz to 135 MHz. The SN75LVDS83B is available in a smaller BGA package in addition to the TSSOP package.

特性 Features

• LVDS Display SerDes Interfaces Directly to LCD Display Panels with Integrated LVDS
• Package Options: 8.1 mm × 14 mm TSSOP
• 3.3-V Tolerant Data Inputs
• Transfer Rate up to 100 Mpps (Mega Pixel Per Second)
• Pixel Clock Frequency Range: 10 MHz to 100 MHz
• Suited for Display Resolutions Ranging From HVGA up to HD With Low EMI
• Operates From a Single 3.3-V Supply and 170 mW (Typical) at 75 MHz
• 28 Data Channels Plus Clock In Low-Voltage TTL to 4 Data Channels Plus Clock Out Low-Voltage Differential
• Consumes Less Than 1 mW When Disabled
• Selectable Rising or Falling Clock Edge Triggered Inputs
• ESD: 5000 V HBM
• Support Spread Spectrum Clocking (SSC)
• Compatible With all OMAP™ 2x, OMAP™ 3x, and DaVinci™ Application Processors

技术参数

  • 产品编号:

    SN75LVDS83ADGGR

  • 制造商:

    Texas Instruments

  • 类别:

    集成电路(IC) > 驱动器,接收器,收发器

  • 系列:

    FlatLink™

  • 包装:

    卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带

  • 类型:

    驱动器

  • 协议:

    LVDS

  • 驱动器/接收器数:

    5/0

  • 电压 - 供电:

    3V ~ 3.6V

  • 工作温度:

    -10°C ~ 70°C

  • 安装类型:

    表面贴装型

  • 封装/外壳:

    56-TFSOP(0.240",6.10mm 宽)

  • 供应商器件封装:

    56-TSSOP

  • 描述:

    IC DRIVER 5/0 56TSSOP

供应商 型号 品牌 批号 封装 库存 备注 价格
TI
24+
TSSOP|56
70230
免费送样原盒原包现货一手渠道联系
询价
TI/德州仪器
21+
NA
3000
百域芯优势 实单必成 可开13点增值税
询价
TI/德州仪器
22+
TSSOP-56
9000
原装正品,支持实单!
询价
TI
20+
TSSOP56
2000
英卓尔原装现货!0755-82566558真实库存!
询价
TI/德州仪器
23+
TSSOP-56
10089
优势 /原装现货长期供应现货支持
询价
TI
20+
原装
65790
原装优势主营型号-可开原型号增税票
询价
TI/德州仪器
23+
TSSOP56
18204
原装正品代理渠道价格优势
询价
TI
23+
TSSOP
3200
正规渠道,只有原装!
询价
TI/TEXAS
23+
TSSOP-56
8931
询价
TI/德州仪器
21+
TSSOP-5
4000
原装正品
询价