首页>SN74SSTU32864C>规格书详情

SN74SSTU32864C数据手册集成电路(IC)的专用逻辑器件规格书PDF

PDF无图
厂商型号

SN74SSTU32864C

参数属性

SN74SSTU32864C 封装/外壳为96-LFBGA;包装为管件;类别为集成电路(IC)的专用逻辑器件;产品描述:IC 25BIT CONFIG REG BUFF 96-BGA

功能描述

具有 SSTL_18 输入和输出的 25 位可配置寄存缓冲器

封装外壳

96-LFBGA

制造商

TI Texas Instruments

中文名称

德州仪器 美国德州仪器公司

数据手册

下载地址下载地址二

更新时间

2025-8-7 23:00:00

人工找货

SN74SSTU32864C价格和库存,欢迎联系客服免费人工找货

SN74SSTU32864C规格书详情

特性 Features

·Member of the Texas Instruments Widebus+™ Family
·Pinout Optimizes DDR2 DIMM PCB Layout
·Configurable as 25-Bit 1:1 or 14-Bit 1:2 Registered Buffer
·Chip-Select Inputs Gate Data Outputs From Changing State and Minimize System Power Consumption
·Output Edge-Control Circuitry Minimizes Switching Noise in Unterminated Line
·Supports SSTL_18 Data Inputs
·Differential Clock (CLK and CLK) Inputs
·Supports LVCMOS Switching Levels on Control and RESET Inputs
·RESET Input Disables Differential Input Receivers, Resets All Registers, and Forces All Outputs Low
·Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
·ESD Protection Exceeds JESD 22·5000-V Human-Body Model (A114-A)
·150-V Machine Model (A115-A)
·1000-V Charged-Device Model (C101)

Widebus+ is a trademark of Texas Instruments.DESCRIPTION/ORDERING INFORMATION This 25-bit 1:1 or 14-bit 1:2 configurable registered buffer is designed for 1.7-V to 1.9-V VCC operation. In the 1:1 pinout configuration, only one device per DIMM is required to drive nine SDRAM loads. In the 1:2 pinout configuration, two devices per DIMM are required to drive 18 SDRAM loads. All inputs are SSTL_18, except the LVCMOS reset (RESET) and LVCMOS control (Cn) inputs. All outputs are edge-controlled circuits optimized for unterminated DIMM loads and meet SSTL_18 specifications. The SN74SSTU32864C operates from a differential clock (CLK and CLK). Data are registered at the crossing of CLK going high and CLK going low. The C0 input controls the pinout configuration of the 1:2 pinout from register-A configuration (when low) to register-B configuration (when high). The C1 input controls the pinout configuration from 25-bit 1:1 (when low) to 14-bit 1:2 (when high). C0 and C1 should not be switched during normal operation. They should be hard-wired to a valid low or high level to configure the register in the desired mode. In the 25-bit 1:1 pinout configuration, the A6, D6, and H6 terminals are driven low and should not be used. In the DDR2 RDIMM application, RESET is specified to be completely asynchronous with respect to CLK and CLK. Therefore, no timing relationship can be ensured between the two. When entering reset, the register is cleared and the data outputs are driven low quickly, relative to the time to disable the differential input receivers. However, when coming out of reset, the register becomes active quickly, relative to the time required to enable the differential input receivers. As long as the data inputs are low, and the clock is stable during the time from the low-to-high transition of RESET until the input receivers are fully enabled, the design of the SN74SSTU32864C must ensure that the outputs remain low, thus ensuring no glitches on the output. To ensure defined outputs from the register before a stable clock has been supplied, RESET must be held in the low state during power up. The device supports low-power standby operation. When RESET is low, the differential input receivers are disabled, and undriven (floating) data, clock, and reference voltage (VREF) inputs are allowed. In addition, when RESET is low, all registers are reset and all outputs are forced low. The LVCMOS RESET and Cn inputs always must be held at a valid logic high or logic low level. The device also supports low-power active operation by monitoring both system chip select (DCS and CSR) inputs and will gate the Qn outputs from changing states when both DCS and CSR inputs are high. If either DCS or CSR input is low, the Qn outputs function normally. The RESET input has priority over the DCS and CSR control and forces the output low. If the DCS control functionality is not desired, the CSR input can be hard-wired to ground, in which case the setup-time requirement for DCS is the same as for the other D data inputs. The two VREF pins (A3 and T3) are connected together internally by approximately 150 . However, it is necessary to connect only one of the two VREF pins to the external VREF power supply. An unused VREF pin should be terminated with a VREF coupling capacitor.

技术参数

  • 制造商编号

    :SN74SSTU32864C

  • 生产厂家

    :TI

  • Output Drive (mA)

    :-8/8

  • Operating Temperature Range (C)

    :0 to 70

  • Package Group

    :LFBGA

  • Package Size: mm2:W x L (PKG)

    :96LFBGA: 74 mm2: 5.5 x 13.5(LFBGA)

供应商 型号 品牌 批号 封装 库存 备注 价格
TI/德州仪器
24+
NA/
1000
优势代理渠道,原装正品,可全系列订货开增值税票
询价
TI
2016+
BGA
3483
本公司只做原装,假一罚十,可开17%增值税发票!
询价
TI
23+
NA
20000
全新原装假一赔十
询价
TI
20+
LFBGA96
19570
原装优势主营型号-可开原型号增税票
询价
TI/德州仪器
1950+
LFBGA96
6852
只做原装正品现货!或订货假一赔十!
询价
TI
23+
NA
20000
询价
TI/德州仪器
24+
LFBGA96
30000
房间原装现货特价热卖,有单详谈
询价
TI/德州仪器
25+
LFBGA96
880000
明嘉莱只做原装正品现货
询价
TI
25+23+
LFBGA96
22231
绝对原装正品全新进口深圳现货
询价
TI
ROHS
56520
一级代理 原装正品假一罚十价格优势长期供货
询价