首页>SN74SSQEC32882>规格书详情

SN74SSQEC32882数据手册集成电路(IC)的专用逻辑器件规格书PDF

PDF无图
厂商型号

SN74SSQEC32882

参数属性

SN74SSQEC32882 封装/外壳为176-TFBGA;包装为卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带;类别为集成电路(IC)的专用逻辑器件;产品描述:IC REGSTR BUFF 28-56BIT 176NFBGA

功能描述

符合 JEDEC SSTE32882 标准且具有地址奇偶校验的 28 位至 56 位寄存缓冲器

封装外壳

176-TFBGA

制造商

TI Texas Instruments

中文名称

德州仪器 美国德州仪器公司

数据手册

下载地址下载地址二

更新时间

2025-8-8 10:03:00

人工找货

SN74SSQEC32882价格和库存,欢迎联系客服免费人工找货

SN74SSQEC32882规格书详情

描述 Description

This 1:2 or 26-bit 1:2 and 4-bit 1:1 registering clock driver with parity is designed for operation on DDR3 registered DIMMs with VDD of 1.5 V, on DDR3L registered DIMMs with VDD of 1.35 V and on DDR3U registered DIMMs with VDD of 1.25 V.

All inputs are 1.5 V, 1.35V and 1.25 V CMOS compatible. All outputs are CMOS drivers optimized to drive DRAM signals on terminated traces in DDR3 RDIMM applications. The clock outputs Yn and Yn and control net outputs DxCKEn, DxCSn and DxODTn can be driven with a different strength and skew to optimize signal integrity, compensate for different loading and equalize signal travel speed.

The SN74SSQEC32882 has two basic modes of operation associated with the Quad Chip Select Enable (QCSEN) input. When the QCSEN input pin is open (or pulled high), the component has two chip select inputs, DCS0 and DCS1, and two copies of each chip select output, QACS0, QACS1, QBCS0 and QBCS1. This is the \"QuadCS disabled\" mode. When the QCSEN input pin is pulled low, the component has four chip select inputs DCS[3:0], and four chip select outputs, QCS[3:0]. This is the \"QuadCS enabled\" mode. Through the remainder of this specification, DCS[n:0] will indicate all of the chip select inputs, where n=1 for QuadCS disabled, and n=3 for QuadCS enabled. QxCS[n:0] will indicate all of the chip select outputs.

The device also supports a mode where a single device can be mounted on the back side of a DIMM. If MIRROR=HIGH, Input Bus Termination (IBT) has to stay enabled for all input signals in thiscase.

The SN74SSQEC32882 operates from a differential clock (CK and CK). Data are registered at the crossing of CK going HIGH, and CK going LOW. This data could be either re-driven to the outputs or it could be used to access device internal control registers.

The input bus data integrity is protected by a parity function. All address and command input signals are added up and the last bit of the sum is compared to the parity signal delivered by the system at the input PAR_IN one clock cycle later. If they do not match the device pulls the open drain output ERROUT LOW. The control signals (DCKE0, DCKE1, DODT0, DODT1, DCS[n:0]) are not part of this computation.

The SN74SSQEC32882 implements different power saving mechanisms to reduce thermal power dissipation and to support system power down states. By disabling unused outputs the power consumption is further reduced.

The package is optimized to support high density DIMMs. By aligning input and output positions towards DIMM finger signal ordering and SDRAM ballout the device de-scrambles the DIMM traces allowing low cross talk design with low interconnect latency.

Edge controlled outputs reduce ringing and improve signal eye opening at the SDRAM inputs.

特性 Features

• JEDEC SSTE32882
• 1-to-2 Register Outputs and 1-to-4 Clock Pair Outputs Support Stacked DDR3 RDIMMs
• CKE Powerdown Mode for Optimized System Power Consumption
• 1.5V/1.35V/1.25V Phase Lock Loop Clock Driver for Buffering One Differential Clock Pair (CK and CK) and Distributing to Four Differential Outputs
• 1.5V/1.35V/1.25V CMOS Inputs
• Checks Parity on Command and Address (CS-Gated) Data Inputs
• Configurable Driver Strength
• Uses Internal Feedback Loop
• Optimized Power Consumption

技术参数

  • 制造商编号

    :SN74SSQEC32882

  • 生产厂家

    :TI

  • Additive RMS jitter (Typ) (fs)

    :30

  • Output frequency (Max) (MHz)

    :945

  • Number of outputs

    :60

  • Output supply voltage (V)

    :1.35

  • Core supply voltage (V)

    :1.35

  • Features

    :DDR3 register

  • Operating temperature range (C)

    :0 to 85

  • Rating

    :Catalog

  • Output type

    :CMOS

  • Input type

    :CMOS

供应商 型号 品牌 批号 封装 库存 备注 价格
TI
500
询价
TI/德州仪器
25+
NFBGA-176
30000
公司只有原装
询价
TI
23+
NA
20000
询价
TI(德州仪器)
2024+
NFBGA-176(8x13.5)
500000
诚信服务,绝对原装原盘
询价
TI/德州仪器
25+
原厂封装
10280
原厂授权代理,专注军工、汽车、医疗、工业、新能源!
询价
TI/德州仪器
23+
NFBGA-176
50000
全新原装正品现货,支持订货
询价
TI
1815+
BGA
6528
只做原装正品现货!或订货,假一赔十!
询价
TI德州仪器
22+
24000
原装正品现货,实单可谈,量大价优
询价
TI
22+
176NFBGA (13.5x8)
9000
原厂渠道,现货配单
询价
TI/德州仪器
22+
NFBGA-176
20000
原装现货,实单支持
询价