首页>SN74LV2T74QWBQARQ1>规格书详情

SN74LV2T74QWBQARQ1中文资料德州仪器数据手册PDF规格书

PDF无图
厂商型号

SN74LV2T74QWBQARQ1

功能描述

SN74LV2T74-Q1 Automotive Dual D-Type Flip-Flop With Integrated Translation

丝印标识

LVT74Q

封装外壳

WQFN

文件大小

1.66952 Mbytes

页面数量

30

生产厂商

TI

中文名称

德州仪器

网址

网址

数据手册

下载地址一下载地址二到原厂下载

更新时间

2025-11-13 10:44:00

人工找货

SN74LV2T74QWBQARQ1价格和库存,欢迎联系客服免费人工找货

SN74LV2T74QWBQARQ1规格书详情

1 Features

• AEC-Q100 qualified for automotive applications:

– Device temperature grade 1: -40°C to +125°C

– Device HBM ESD classification level 2

– Device CDM ESD classification level C4B

• Available in wettable flank QFN (WBQA) package

• Wide operating range of 1.8 V to 5.5 V

• Single-supply voltage translator (refer to LVxT

Enhanced Input Voltage):

– Up translation:

• 1.2 V to 1.8 V

• 1.5 V to 2.5 V

• 1.8 V to 3.3 V

• 3.3 V to 5.0 V

– Down translation:

• 5.0 V, 3.3 V, 2.5 V to 1.8 V

• 5.0 V, 3.3 V to 2.5 V

• 5.0 V to 3.3 V

• 5.5-V tolerant input pins

• Supports standard pinouts

• Up to 150 Mbps with 5-V or 3.3-V VCC

• Latch-up performance exceeds 250 mA

per JESD 17

2 Applications

• Convert a momentary switch to a toggle switch

• Hold a signal during controller reset

• Input slow edge-rate signals

• Operate in noisy environments

• Divide a clock signal by two

3 Description

The SN74LV2T74-Q1 contains two independent Dtype

positive-edge-triggered flip-flops. A low level at

the preset (PRE) input sets the output high. A low

level at the clear (CLR) input resets the output low.

Preset and clear functions are asynchronous and not

dependent on the levels of the other inputs. When

PRE and CLR are inactive (high), data at the data

(D) input meeting the setup time requirements is

transferred to the outputs (Q, Q) on the positive-going

edge of the clock (CLK) pulse. Clock triggering occurs

at a voltage level and is not directly related to the

rise time of the input clock (CLK) signal. Following

the hold-time interval, data at the data (D) input can

be changed without affecting the levels at the outputs

(Q, Q). The output level is referenced to the supply

voltage (VCC) and supports 1.8-V, 2.5-V, 3.3-V, and

5-V CMOS levels.

The input is designed with a lower threshold circuit to

support up translation for lower voltage CMOS inputs

(for example, 1.2 V input to 1.8 V output or 1.8 V input

to 3.3 V output). In addition, the 5-V tolerant input pins

enable down translation (for example, 3.3 V to 2.5 V

output).

供应商 型号 品牌 批号 封装 库存 备注 价格
TI
25+
SOIC (D)
6000
原厂原装,价格优势
询价
TI
24+
SOP-14
90000
一级代理商进口原装现货、假一罚十价格合理
询价
TI
25+
TSSOP
2789
全新原装自家现货!价格优势!
询价
TI
22+
14SOIC
9000
原厂渠道,现货配单
询价
TI/德州仪器
25+
原厂封装
10280
原厂授权代理,专注军工、汽车、医疗、工业、新能源!
询价
TI/德州仪器
24+
BGA
37935
郑重承诺只做原装进口现货
询价
24+
SSOP
500
本站现库存
询价
TI(德州仪器)
24+
SOP14
1511
原装现货,免费供样,技术支持,原厂对接
询价
TI/德州仪器
24+
SOIC-14
1500
只供应原装正品 欢迎询价
询价
Texas Instruments
1736
1000
自营现货,只做正品
询价